mirror of
https://github.com/edk2-porting/linux-next.git
synced 2024-12-21 11:44:01 +08:00
e9ea096dd2
NVIDIA's Tegra has multiple UART controller which supports: - APB DMA based controller fifo read/write. - End Of Data interrupt in incoming data to know whether end of frame achieve or not. - HW controlled RTS and CTS flow control to reduce SW overhead. Add serial driver to use all above feature. Signed-off-by: Laxman Dewangan <ldewangan@nvidia.com> Acked-by: Alan Cox <alan@linux.intel.com> Reviewed-by: Stephen Warren <swarren@nvidia.com> Signed-off-by: Greg Kroah-Hartman <gregkh@linuxfoundation.org> |
||
---|---|---|
.. | ||
altera_jtaguart.txt | ||
altera_uart.txt | ||
cavium-uart.txt | ||
fsl-imx-uart.txt | ||
mrvl-serial.txt | ||
nvidia,tegra20-hsuart.txt | ||
omap_serial.txt | ||
rs485.txt | ||
samsung_uart.txt |