mirror of
https://github.com/edk2-porting/linux-next.git
synced 2024-12-28 07:04:00 +08:00
efc1bb8a6f
This patch adds core power management (suspend-to-RAM) support for DaVinci SoCs. The code depends on the the "deepsleep" feature to suspend the SoC and saves power by gating the input clock. The wakeup can be based on an external event as supported by the SoC. Assembly code (in sleep.S) is added to aid gating DDR2 clocks. Code doing this work should not be accessing DDR2. The assembly code is relocated to SRAM by the code in pm.c The support has been validated on DA850/OMAP-L138 only though the code is (hopefully) generic enough that other SoCs supporting deepsleep feature simply requires SoC specific code to start using this driver. Note that all the device drivers don't support suspend/resume still and are being worked on. Signed-off-by: Sekhar Nori <nsekhar@ti.com> Signed-off-by: Kevin Hilman <khilman@deeprootsystems.com>
71 lines
2.0 KiB
C
71 lines
2.0 KiB
C
/*
|
|
* DaVinci memory space definitions
|
|
*
|
|
* Author: Kevin Hilman, MontaVista Software, Inc. <source@mvista.com>
|
|
*
|
|
* 2007 (c) MontaVista Software, Inc. This file is licensed under
|
|
* the terms of the GNU General Public License version 2. This program
|
|
* is licensed "as is" without any warranty of any kind, whether express
|
|
* or implied.
|
|
*/
|
|
#ifndef __ASM_ARCH_MEMORY_H
|
|
#define __ASM_ARCH_MEMORY_H
|
|
|
|
/**************************************************************************
|
|
* Included Files
|
|
**************************************************************************/
|
|
#include <asm/page.h>
|
|
#include <asm/sizes.h>
|
|
|
|
/**************************************************************************
|
|
* Definitions
|
|
**************************************************************************/
|
|
#define DAVINCI_DDR_BASE 0x80000000
|
|
#define DA8XX_DDR_BASE 0xc0000000
|
|
|
|
#if defined(CONFIG_ARCH_DAVINCI_DA8XX) && defined(CONFIG_ARCH_DAVINCI_DMx)
|
|
#error Cannot enable DaVinci and DA8XX platforms concurrently
|
|
#elif defined(CONFIG_ARCH_DAVINCI_DA8XX)
|
|
#define PHYS_OFFSET DA8XX_DDR_BASE
|
|
#else
|
|
#define PHYS_OFFSET DAVINCI_DDR_BASE
|
|
#endif
|
|
|
|
#define DDR2_SDRCR_OFFSET 0xc
|
|
#define DDR2_SRPD_BIT BIT(23)
|
|
#define DDR2_MCLKSTOPEN_BIT BIT(30)
|
|
#define DDR2_LPMODEN_BIT BIT(31)
|
|
|
|
/*
|
|
* Increase size of DMA-consistent memory region
|
|
*/
|
|
#define CONSISTENT_DMA_SIZE (14<<20)
|
|
|
|
#ifndef __ASSEMBLY__
|
|
/*
|
|
* Restrict DMA-able region to workaround silicon bug. The bug
|
|
* restricts buffers available for DMA to video hardware to be
|
|
* below 128M
|
|
*/
|
|
static inline void
|
|
__arch_adjust_zones(int node, unsigned long *size, unsigned long *holes)
|
|
{
|
|
unsigned int sz = (128<<20) >> PAGE_SHIFT;
|
|
|
|
if (node != 0)
|
|
sz = 0;
|
|
|
|
size[1] = size[0] - sz;
|
|
size[0] = sz;
|
|
}
|
|
|
|
#define arch_adjust_zones(node, zone_size, holes) \
|
|
if ((meminfo.bank[0].size >> 20) > 128) __arch_adjust_zones(node, zone_size, holes)
|
|
|
|
#define ISA_DMA_THRESHOLD (PHYS_OFFSET + (128<<20) - 1)
|
|
#define MAX_DMA_ADDRESS (PAGE_OFFSET + (128<<20))
|
|
|
|
#endif
|
|
|
|
#endif /* __ASM_ARCH_MEMORY_H */
|