mirror of
https://github.com/edk2-porting/linux-next.git
synced 2024-12-21 03:33:59 +08:00
05a051436b
This patch adds a new DT property, "atmel,fifo-size", to enable and set the maximum number of data the RX and TX FIFOs can store on FIFO capable USARTs. Please be aware that the VERSION register can not be used to guess the size of FIFOs. Indeed, for a given hardware version, the USARTs can be integrated on Atmel SoCs with different FIFO sizes. Also the "atmel,fifo-size" property is optional as older USARTs don't embed FIFO at all. Besides, the FIFO size can not be read or guessed from other registers: When designing the FIFO feature, no dedicated registers were added to store this size. Unsed spaces in the I/O register range are limited and better reserved for future usages. Instead, the FIFO size of each peripheral is documented in the programmer datasheet. Finally, on a given SoC, there can be several instances of USART with different FIFO sizes. This explain why we'd rather use a dedicated DT property than use the "compatible" property. Signed-off-by: Cyrille Pitchen <cyrille.pitchen@atmel.com> Acked-by: Alexandre Belloni <alexandre.belloni@free-electrons.com> Acked-by: Nicolas Ferre <nicolas.ferre@atmel.com> Signed-off-by: Greg Kroah-Hartman <gregkh@linuxfoundation.org>
64 lines
2.2 KiB
Plaintext
64 lines
2.2 KiB
Plaintext
* Atmel Universal Synchronous Asynchronous Receiver/Transmitter (USART)
|
|
|
|
Required properties:
|
|
- compatible: Should be "atmel,<chip>-usart" or "atmel,<chip>-dbgu"
|
|
The compatible <chip> indicated will be the first SoC to support an
|
|
additional mode or an USART new feature.
|
|
For the dbgu UART, use "atmel,<chip>-dbgu", "atmel,<chip>-usart"
|
|
- reg: Should contain registers location and length
|
|
- interrupts: Should contain interrupt
|
|
- clock-names: tuple listing input clock names.
|
|
Required elements: "usart"
|
|
- clocks: phandles to input clocks.
|
|
|
|
Optional properties:
|
|
- atmel,use-dma-rx: use of PDC or DMA for receiving data
|
|
- atmel,use-dma-tx: use of PDC or DMA for transmitting data
|
|
- {rts,cts,dtr,dsr,rng,dcd}-gpios: specify a GPIO for RTS/CTS/DTR/DSR/RI/DCD line respectively.
|
|
It will use specified PIO instead of the peripheral function pin for the USART feature.
|
|
If unsure, don't specify this property.
|
|
- add dma bindings for dma transfer:
|
|
- dmas: DMA specifier, consisting of a phandle to DMA controller node,
|
|
memory peripheral interface and USART DMA channel ID, FIFO configuration.
|
|
Refer to dma.txt and atmel-dma.txt for details.
|
|
- dma-names: "rx" for RX channel, "tx" for TX channel.
|
|
- atmel,fifo-size: maximum number of data the RX and TX FIFOs can store for FIFO
|
|
capable USARTs.
|
|
|
|
<chip> compatible description:
|
|
- at91rm9200: legacy USART support
|
|
- at91sam9260: generic USART implementation for SAM9 SoCs
|
|
|
|
Example:
|
|
- use PDC:
|
|
usart0: serial@fff8c000 {
|
|
compatible = "atmel,at91sam9260-usart";
|
|
reg = <0xfff8c000 0x4000>;
|
|
interrupts = <7>;
|
|
clocks = <&usart0_clk>;
|
|
clock-names = "usart";
|
|
atmel,use-dma-rx;
|
|
atmel,use-dma-tx;
|
|
rts-gpios = <&pioD 15 GPIO_ACTIVE_LOW>;
|
|
cts-gpios = <&pioD 16 GPIO_ACTIVE_LOW>;
|
|
dtr-gpios = <&pioD 17 GPIO_ACTIVE_LOW>;
|
|
dsr-gpios = <&pioD 18 GPIO_ACTIVE_LOW>;
|
|
dcd-gpios = <&pioD 20 GPIO_ACTIVE_LOW>;
|
|
rng-gpios = <&pioD 19 GPIO_ACTIVE_LOW>;
|
|
};
|
|
|
|
- use DMA:
|
|
usart0: serial@f001c000 {
|
|
compatible = "atmel,at91sam9260-usart";
|
|
reg = <0xf001c000 0x100>;
|
|
interrupts = <12 4 5>;
|
|
clocks = <&usart0_clk>;
|
|
clock-names = "usart";
|
|
atmel,use-dma-rx;
|
|
atmel,use-dma-tx;
|
|
dmas = <&dma0 2 0x3>,
|
|
<&dma0 2 0x204>;
|
|
dma-names = "tx", "rx";
|
|
atmel,fifo-size = <32>;
|
|
};
|