mirror of
https://github.com/edk2-porting/linux-next.git
synced 2024-12-23 20:53:53 +08:00
49148020bc
Merge header files for m68k and m68knommu to the single location: arch/m68k/include/asm The majority of this patch was the result of the script that is included in the changelog below. The script was originally written by Arnd Bergman and exten by me to cover a few more files. When the header files differed the script uses the following: The original m68k file is named <file>_mm.h [mm for memory manager] The m68knommu file is named <file>_no.h [no for no memory manager] The files uses the following include guard: This include gaurd works as the m68knommu toolchain set the __uClinux__ symbol - so this should work in userspace too. Merging the header files for m68k and m68knommu exposes the (unexpected?) ABI differences thus it is easier to actually identify these and thus to fix them. The commit has been build tested with both a m68k and a m68knommu toolchain - with success. The commit has also been tested with "make headers_check" and this patch fixes make headers_check for m68knommu. The script used: TARGET=arch/m68k/include/asm SOURCE=arch/m68knommu/include/asm INCLUDE="cachectl.h errno.h fcntl.h hwtest.h ioctls.h ipcbuf.h \ linkage.h math-emu.h md.h mman.h movs.h msgbuf.h openprom.h \ oplib.h poll.h posix_types.h resource.h rtc.h sembuf.h shmbuf.h \ shm.h shmparam.h socket.h sockios.h spinlock.h statfs.h stat.h \ termbits.h termios.h tlb.h types.h user.h" EQUAL="auxvec.h cputime.h device.h emergency-restart.h futex.h \ ioctl.h irq_regs.h kdebug.h local.h mutex.h percpu.h \ sections.h topology.h" NOMUUFILES="anchor.h bootstd.h coldfire.h commproc.h dbg.h \ elia.h flat.h m5206sim.h m520xsim.h m523xsim.h m5249sim.h \ m5272sim.h m527xsim.h m528xsim.h m5307sim.h m532xsim.h \ m5407sim.h m68360_enet.h m68360.h m68360_pram.h m68360_quicc.h \ m68360_regs.h MC68328.h MC68332.h MC68EZ328.h MC68VZ328.h \ mcfcache.h mcfdma.h mcfmbus.h mcfne.h mcfpci.h mcfpit.h \ mcfsim.h mcfsmc.h mcftimer.h mcfuart.h mcfwdebug.h \ nettel.h quicc_simple.h smp.h" FILES="atomic.h bitops.h bootinfo.h bug.h bugs.h byteorder.h cache.h \ cacheflush.h checksum.h current.h delay.h div64.h \ dma-mapping.h dma.h elf.h entry.h fb.h fpu.h hardirq.h hw_irq.h io.h \ irq.h kmap_types.h machdep.h mc146818rtc.h mmu.h mmu_context.h \ module.h page.h page_offset.h param.h pci.h pgalloc.h \ pgtable.h processor.h ptrace.h scatterlist.h segment.h \ setup.h sigcontext.h siginfo.h signal.h string.h system.h swab.h \ thread_info.h timex.h tlbflush.h traps.h uaccess.h ucontext.h \ unaligned.h unistd.h" mergefile() { BASE=${1%.h} git mv ${SOURCE}/$1 ${TARGET}/${BASE}_no.h git mv ${TARGET}/$1 ${TARGET}/${BASE}_mm.h cat << EOF > ${TARGET}/$1 EOF git add ${TARGET}/$1 } set -e mkdir -p ${TARGET} git mv include/asm-m68k/* ${TARGET} rmdir include/asm-m68k git rm ${SOURCE}/Kbuild for F in $INCLUDE $EQUAL; do git rm ${SOURCE}/$F done for F in $NOMUUFILES; do git mv ${SOURCE}/$F ${TARGET}/$F done for F in $FILES ; do mergefile $F done rmdir arch/m68knommu/include/asm rmdir arch/m68knommu/include Cc: Arnd Bergmann <arnd@arndb.de> Cc: Geert Uytterhoeven <geert@linux-m68k.org> Signed-off-by: Sam Ravnborg <sam@ravnborg.org> Signed-off-by: Greg Ungerer <gerg@uclinux.org>
348 lines
7.9 KiB
C
348 lines
7.9 KiB
C
/*
|
|
* linux/include/asm-m68k/raw_io.h
|
|
*
|
|
* 10/20/00 RZ: - created from bits of io.h and ide.h to cleanup namespace
|
|
*
|
|
*/
|
|
|
|
#ifndef _RAW_IO_H
|
|
#define _RAW_IO_H
|
|
|
|
#ifdef __KERNEL__
|
|
|
|
#include <asm/types.h>
|
|
|
|
|
|
/* Values for nocacheflag and cmode */
|
|
#define IOMAP_FULL_CACHING 0
|
|
#define IOMAP_NOCACHE_SER 1
|
|
#define IOMAP_NOCACHE_NONSER 2
|
|
#define IOMAP_WRITETHROUGH 3
|
|
|
|
extern void iounmap(void __iomem *addr);
|
|
|
|
extern void __iomem *__ioremap(unsigned long physaddr, unsigned long size,
|
|
int cacheflag);
|
|
extern void __iounmap(void *addr, unsigned long size);
|
|
|
|
|
|
/* ++roman: The assignments to temp. vars avoid that gcc sometimes generates
|
|
* two accesses to memory, which may be undesirable for some devices.
|
|
*/
|
|
#define in_8(addr) \
|
|
({ u8 __v = (*(__force volatile u8 *) (addr)); __v; })
|
|
#define in_be16(addr) \
|
|
({ u16 __v = (*(__force volatile u16 *) (addr)); __v; })
|
|
#define in_be32(addr) \
|
|
({ u32 __v = (*(__force volatile u32 *) (addr)); __v; })
|
|
#define in_le16(addr) \
|
|
({ u16 __v = le16_to_cpu(*(__force volatile __le16 *) (addr)); __v; })
|
|
#define in_le32(addr) \
|
|
({ u32 __v = le32_to_cpu(*(__force volatile __le32 *) (addr)); __v; })
|
|
|
|
#define out_8(addr,b) (void)((*(__force volatile u8 *) (addr)) = (b))
|
|
#define out_be16(addr,w) (void)((*(__force volatile u16 *) (addr)) = (w))
|
|
#define out_be32(addr,l) (void)((*(__force volatile u32 *) (addr)) = (l))
|
|
#define out_le16(addr,w) (void)((*(__force volatile __le16 *) (addr)) = cpu_to_le16(w))
|
|
#define out_le32(addr,l) (void)((*(__force volatile __le32 *) (addr)) = cpu_to_le32(l))
|
|
|
|
#define raw_inb in_8
|
|
#define raw_inw in_be16
|
|
#define raw_inl in_be32
|
|
#define __raw_readb in_8
|
|
#define __raw_readw in_be16
|
|
#define __raw_readl in_be32
|
|
|
|
#define raw_outb(val,port) out_8((port),(val))
|
|
#define raw_outw(val,port) out_be16((port),(val))
|
|
#define raw_outl(val,port) out_be32((port),(val))
|
|
#define __raw_writeb(val,addr) out_8((addr),(val))
|
|
#define __raw_writew(val,addr) out_be16((addr),(val))
|
|
#define __raw_writel(val,addr) out_be32((addr),(val))
|
|
|
|
static inline void raw_insb(volatile u8 __iomem *port, u8 *buf, unsigned int len)
|
|
{
|
|
unsigned int i;
|
|
|
|
for (i = 0; i < len; i++)
|
|
*buf++ = in_8(port);
|
|
}
|
|
|
|
static inline void raw_outsb(volatile u8 __iomem *port, const u8 *buf,
|
|
unsigned int len)
|
|
{
|
|
unsigned int i;
|
|
|
|
for (i = 0; i < len; i++)
|
|
out_8(port, *buf++);
|
|
}
|
|
|
|
static inline void raw_insw(volatile u16 __iomem *port, u16 *buf, unsigned int nr)
|
|
{
|
|
unsigned int tmp;
|
|
|
|
if (nr & 15) {
|
|
tmp = (nr & 15) - 1;
|
|
asm volatile (
|
|
"1: movew %2@,%0@+; dbra %1,1b"
|
|
: "=a" (buf), "=d" (tmp)
|
|
: "a" (port), "0" (buf),
|
|
"1" (tmp));
|
|
}
|
|
if (nr >> 4) {
|
|
tmp = (nr >> 4) - 1;
|
|
asm volatile (
|
|
"1: "
|
|
"movew %2@,%0@+; "
|
|
"movew %2@,%0@+; "
|
|
"movew %2@,%0@+; "
|
|
"movew %2@,%0@+; "
|
|
"movew %2@,%0@+; "
|
|
"movew %2@,%0@+; "
|
|
"movew %2@,%0@+; "
|
|
"movew %2@,%0@+; "
|
|
"movew %2@,%0@+; "
|
|
"movew %2@,%0@+; "
|
|
"movew %2@,%0@+; "
|
|
"movew %2@,%0@+; "
|
|
"movew %2@,%0@+; "
|
|
"movew %2@,%0@+; "
|
|
"movew %2@,%0@+; "
|
|
"movew %2@,%0@+; "
|
|
"dbra %1,1b"
|
|
: "=a" (buf), "=d" (tmp)
|
|
: "a" (port), "0" (buf),
|
|
"1" (tmp));
|
|
}
|
|
}
|
|
|
|
static inline void raw_outsw(volatile u16 __iomem *port, const u16 *buf,
|
|
unsigned int nr)
|
|
{
|
|
unsigned int tmp;
|
|
|
|
if (nr & 15) {
|
|
tmp = (nr & 15) - 1;
|
|
asm volatile (
|
|
"1: movew %0@+,%2@; dbra %1,1b"
|
|
: "=a" (buf), "=d" (tmp)
|
|
: "a" (port), "0" (buf),
|
|
"1" (tmp));
|
|
}
|
|
if (nr >> 4) {
|
|
tmp = (nr >> 4) - 1;
|
|
asm volatile (
|
|
"1: "
|
|
"movew %0@+,%2@; "
|
|
"movew %0@+,%2@; "
|
|
"movew %0@+,%2@; "
|
|
"movew %0@+,%2@; "
|
|
"movew %0@+,%2@; "
|
|
"movew %0@+,%2@; "
|
|
"movew %0@+,%2@; "
|
|
"movew %0@+,%2@; "
|
|
"movew %0@+,%2@; "
|
|
"movew %0@+,%2@; "
|
|
"movew %0@+,%2@; "
|
|
"movew %0@+,%2@; "
|
|
"movew %0@+,%2@; "
|
|
"movew %0@+,%2@; "
|
|
"movew %0@+,%2@; "
|
|
"movew %0@+,%2@; "
|
|
"dbra %1,1b"
|
|
: "=a" (buf), "=d" (tmp)
|
|
: "a" (port), "0" (buf),
|
|
"1" (tmp));
|
|
}
|
|
}
|
|
|
|
static inline void raw_insl(volatile u32 __iomem *port, u32 *buf, unsigned int nr)
|
|
{
|
|
unsigned int tmp;
|
|
|
|
if (nr & 15) {
|
|
tmp = (nr & 15) - 1;
|
|
asm volatile (
|
|
"1: movel %2@,%0@+; dbra %1,1b"
|
|
: "=a" (buf), "=d" (tmp)
|
|
: "a" (port), "0" (buf),
|
|
"1" (tmp));
|
|
}
|
|
if (nr >> 4) {
|
|
tmp = (nr >> 4) - 1;
|
|
asm volatile (
|
|
"1: "
|
|
"movel %2@,%0@+; "
|
|
"movel %2@,%0@+; "
|
|
"movel %2@,%0@+; "
|
|
"movel %2@,%0@+; "
|
|
"movel %2@,%0@+; "
|
|
"movel %2@,%0@+; "
|
|
"movel %2@,%0@+; "
|
|
"movel %2@,%0@+; "
|
|
"movel %2@,%0@+; "
|
|
"movel %2@,%0@+; "
|
|
"movel %2@,%0@+; "
|
|
"movel %2@,%0@+; "
|
|
"movel %2@,%0@+; "
|
|
"movel %2@,%0@+; "
|
|
"movel %2@,%0@+; "
|
|
"movel %2@,%0@+; "
|
|
"dbra %1,1b"
|
|
: "=a" (buf), "=d" (tmp)
|
|
: "a" (port), "0" (buf),
|
|
"1" (tmp));
|
|
}
|
|
}
|
|
|
|
static inline void raw_outsl(volatile u32 __iomem *port, const u32 *buf,
|
|
unsigned int nr)
|
|
{
|
|
unsigned int tmp;
|
|
|
|
if (nr & 15) {
|
|
tmp = (nr & 15) - 1;
|
|
asm volatile (
|
|
"1: movel %0@+,%2@; dbra %1,1b"
|
|
: "=a" (buf), "=d" (tmp)
|
|
: "a" (port), "0" (buf),
|
|
"1" (tmp));
|
|
}
|
|
if (nr >> 4) {
|
|
tmp = (nr >> 4) - 1;
|
|
asm volatile (
|
|
"1: "
|
|
"movel %0@+,%2@; "
|
|
"movel %0@+,%2@; "
|
|
"movel %0@+,%2@; "
|
|
"movel %0@+,%2@; "
|
|
"movel %0@+,%2@; "
|
|
"movel %0@+,%2@; "
|
|
"movel %0@+,%2@; "
|
|
"movel %0@+,%2@; "
|
|
"movel %0@+,%2@; "
|
|
"movel %0@+,%2@; "
|
|
"movel %0@+,%2@; "
|
|
"movel %0@+,%2@; "
|
|
"movel %0@+,%2@; "
|
|
"movel %0@+,%2@; "
|
|
"movel %0@+,%2@; "
|
|
"movel %0@+,%2@; "
|
|
"dbra %1,1b"
|
|
: "=a" (buf), "=d" (tmp)
|
|
: "a" (port), "0" (buf),
|
|
"1" (tmp));
|
|
}
|
|
}
|
|
|
|
|
|
static inline void raw_insw_swapw(volatile u16 __iomem *port, u16 *buf,
|
|
unsigned int nr)
|
|
{
|
|
if ((nr) % 8)
|
|
__asm__ __volatile__
|
|
("\tmovel %0,%/a0\n\t"
|
|
"movel %1,%/a1\n\t"
|
|
"movel %2,%/d6\n\t"
|
|
"subql #1,%/d6\n"
|
|
"1:\tmovew %/a0@,%/d0\n\t"
|
|
"rolw #8,%/d0\n\t"
|
|
"movew %/d0,%/a1@+\n\t"
|
|
"dbra %/d6,1b"
|
|
:
|
|
: "g" (port), "g" (buf), "g" (nr)
|
|
: "d0", "a0", "a1", "d6");
|
|
else
|
|
__asm__ __volatile__
|
|
("movel %0,%/a0\n\t"
|
|
"movel %1,%/a1\n\t"
|
|
"movel %2,%/d6\n\t"
|
|
"lsrl #3,%/d6\n\t"
|
|
"subql #1,%/d6\n"
|
|
"1:\tmovew %/a0@,%/d0\n\t"
|
|
"rolw #8,%/d0\n\t"
|
|
"movew %/d0,%/a1@+\n\t"
|
|
"movew %/a0@,%/d0\n\t"
|
|
"rolw #8,%/d0\n\t"
|
|
"movew %/d0,%/a1@+\n\t"
|
|
"movew %/a0@,%/d0\n\t"
|
|
"rolw #8,%/d0\n\t"
|
|
"movew %/d0,%/a1@+\n\t"
|
|
"movew %/a0@,%/d0\n\t"
|
|
"rolw #8,%/d0\n\t"
|
|
"movew %/d0,%/a1@+\n\t"
|
|
"movew %/a0@,%/d0\n\t"
|
|
"rolw #8,%/d0\n\t"
|
|
"movew %/d0,%/a1@+\n\t"
|
|
"movew %/a0@,%/d0\n\t"
|
|
"rolw #8,%/d0\n\t"
|
|
"movew %/d0,%/a1@+\n\t"
|
|
"movew %/a0@,%/d0\n\t"
|
|
"rolw #8,%/d0\n\t"
|
|
"movew %/d0,%/a1@+\n\t"
|
|
"movew %/a0@,%/d0\n\t"
|
|
"rolw #8,%/d0\n\t"
|
|
"movew %/d0,%/a1@+\n\t"
|
|
"dbra %/d6,1b"
|
|
:
|
|
: "g" (port), "g" (buf), "g" (nr)
|
|
: "d0", "a0", "a1", "d6");
|
|
}
|
|
|
|
static inline void raw_outsw_swapw(volatile u16 __iomem *port, const u16 *buf,
|
|
unsigned int nr)
|
|
{
|
|
if ((nr) % 8)
|
|
__asm__ __volatile__
|
|
("movel %0,%/a0\n\t"
|
|
"movel %1,%/a1\n\t"
|
|
"movel %2,%/d6\n\t"
|
|
"subql #1,%/d6\n"
|
|
"1:\tmovew %/a1@+,%/d0\n\t"
|
|
"rolw #8,%/d0\n\t"
|
|
"movew %/d0,%/a0@\n\t"
|
|
"dbra %/d6,1b"
|
|
:
|
|
: "g" (port), "g" (buf), "g" (nr)
|
|
: "d0", "a0", "a1", "d6");
|
|
else
|
|
__asm__ __volatile__
|
|
("movel %0,%/a0\n\t"
|
|
"movel %1,%/a1\n\t"
|
|
"movel %2,%/d6\n\t"
|
|
"lsrl #3,%/d6\n\t"
|
|
"subql #1,%/d6\n"
|
|
"1:\tmovew %/a1@+,%/d0\n\t"
|
|
"rolw #8,%/d0\n\t"
|
|
"movew %/d0,%/a0@\n\t"
|
|
"movew %/a1@+,%/d0\n\t"
|
|
"rolw #8,%/d0\n\t"
|
|
"movew %/d0,%/a0@\n\t"
|
|
"movew %/a1@+,%/d0\n\t"
|
|
"rolw #8,%/d0\n\t"
|
|
"movew %/d0,%/a0@\n\t"
|
|
"movew %/a1@+,%/d0\n\t"
|
|
"rolw #8,%/d0\n\t"
|
|
"movew %/d0,%/a0@\n\t"
|
|
"movew %/a1@+,%/d0\n\t"
|
|
"rolw #8,%/d0\n\t"
|
|
"movew %/d0,%/a0@\n\t"
|
|
"movew %/a1@+,%/d0\n\t"
|
|
"rolw #8,%/d0\n\t"
|
|
"movew %/d0,%/a0@\n\t"
|
|
"movew %/a1@+,%/d0\n\t"
|
|
"rolw #8,%/d0\n\t"
|
|
"movew %/d0,%/a0@\n\t"
|
|
"movew %/a1@+,%/d0\n\t"
|
|
"rolw #8,%/d0\n\t"
|
|
"movew %/d0,%/a0@\n\t"
|
|
"dbra %/d6,1b"
|
|
:
|
|
: "g" (port), "g" (buf), "g" (nr)
|
|
: "d0", "a0", "a1", "d6");
|
|
}
|
|
|
|
#endif /* __KERNEL__ */
|
|
|
|
#endif /* _RAW_IO_H */
|