mirror of
https://github.com/edk2-porting/linux-next.git
synced 2024-12-23 12:43:55 +08:00
7282f1b7c9
Clock requirements for scaling in OMAP2, OMAP3 and OMAP4 are different. In OMAP2 and OMAP3 the required clock rate is a function of pixel clock, vertical downscale ratio and horizontal downscale ratio whereas in OMAP4 it is a function of pixel clock and horizontal downscale ratio only. Selection of 3-tap vs 5-tap coefficients depends on clock rate line buffer width in OMAP3 whereas in OMAP4 it is independent of clock rate and line buffer width. In OMAP2 3-tap for vertical and 5-tap for horizontal scaling is used. In OMAP4 5-tap is used both for horizontal and vertical scaling for better performance. Also, the number and width of line buffers differs in OMAP3 and OMAP4. So, clock functions have been fined tuned for OMAP3 and support has been added added for OMAP4. This code has been tested on OMAP2, OMAP3 and OMAP4, and scaling issues due to clock errors have been resolved. Signed-off-by: Chandrabhanu Mahapatra <cmahapatra@ti.com> Signed-off-by: Tomi Valkeinen <tomi.valkeinen@ti.com>
114 lines
3.5 KiB
C
114 lines
3.5 KiB
C
/*
|
|
* linux/drivers/video/omap2/dss/dss_features.h
|
|
*
|
|
* Copyright (C) 2010 Texas Instruments
|
|
* Author: Archit Taneja <archit@ti.com>
|
|
*
|
|
* This program is free software; you can redistribute it and/or modify it
|
|
* under the terms of the GNU General Public License version 2 as published by
|
|
* the Free Software Foundation.
|
|
*
|
|
* This program is distributed in the hope that it will be useful, but WITHOUT
|
|
* ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
|
|
* FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
|
|
* more details.
|
|
*
|
|
* You should have received a copy of the GNU General Public License along with
|
|
* this program. If not, see <http://www.gnu.org/licenses/>.
|
|
*/
|
|
|
|
#ifndef __OMAP2_DSS_FEATURES_H
|
|
#define __OMAP2_DSS_FEATURES_H
|
|
|
|
#if defined(CONFIG_OMAP4_DSS_HDMI)
|
|
#include "ti_hdmi.h"
|
|
#endif
|
|
|
|
#define MAX_DSS_MANAGERS 3
|
|
#define MAX_DSS_OVERLAYS 4
|
|
#define MAX_DSS_LCD_MANAGERS 2
|
|
#define MAX_NUM_DSI 2
|
|
|
|
/* DSS has feature id */
|
|
enum dss_feat_id {
|
|
FEAT_LCDENABLEPOL = 1 << 3,
|
|
FEAT_LCDENABLESIGNAL = 1 << 4,
|
|
FEAT_PCKFREEENABLE = 1 << 5,
|
|
FEAT_FUNCGATED = 1 << 6,
|
|
FEAT_MGR_LCD2 = 1 << 7,
|
|
FEAT_LINEBUFFERSPLIT = 1 << 8,
|
|
FEAT_ROWREPEATENABLE = 1 << 9,
|
|
FEAT_RESIZECONF = 1 << 10,
|
|
/* Independent core clk divider */
|
|
FEAT_CORE_CLK_DIV = 1 << 11,
|
|
FEAT_LCD_CLK_SRC = 1 << 12,
|
|
/* DSI-PLL power command 0x3 is not working */
|
|
FEAT_DSI_PLL_PWR_BUG = 1 << 13,
|
|
FEAT_DSI_PLL_FREQSEL = 1 << 14,
|
|
FEAT_DSI_DCS_CMD_CONFIG_VC = 1 << 15,
|
|
FEAT_DSI_VC_OCP_WIDTH = 1 << 16,
|
|
FEAT_DSI_REVERSE_TXCLKESC = 1 << 17,
|
|
FEAT_DSI_GNQ = 1 << 18,
|
|
FEAT_HDMI_CTS_SWMODE = 1 << 19,
|
|
FEAT_HANDLE_UV_SEPARATE = 1 << 20,
|
|
FEAT_ATTR2 = 1 << 21,
|
|
FEAT_VENC_REQUIRES_TV_DAC_CLK = 1 << 22,
|
|
FEAT_CPR = 1 << 23,
|
|
FEAT_PRELOAD = 1 << 24,
|
|
FEAT_FIR_COEF_V = 1 << 25,
|
|
FEAT_ALPHA_FIXED_ZORDER = 1 << 26,
|
|
FEAT_ALPHA_FREE_ZORDER = 1 << 27,
|
|
};
|
|
|
|
/* DSS register field id */
|
|
enum dss_feat_reg_field {
|
|
FEAT_REG_FIRHINC,
|
|
FEAT_REG_FIRVINC,
|
|
FEAT_REG_FIFOHIGHTHRESHOLD,
|
|
FEAT_REG_FIFOLOWTHRESHOLD,
|
|
FEAT_REG_FIFOSIZE,
|
|
FEAT_REG_HORIZONTALACCU,
|
|
FEAT_REG_VERTICALACCU,
|
|
FEAT_REG_DISPC_CLK_SWITCH,
|
|
FEAT_REG_DSIPLL_REGN,
|
|
FEAT_REG_DSIPLL_REGM,
|
|
FEAT_REG_DSIPLL_REGM_DISPC,
|
|
FEAT_REG_DSIPLL_REGM_DSI,
|
|
};
|
|
|
|
enum dss_range_param {
|
|
FEAT_PARAM_DSS_FCK,
|
|
FEAT_PARAM_DSS_PCD,
|
|
FEAT_PARAM_DSIPLL_REGN,
|
|
FEAT_PARAM_DSIPLL_REGM,
|
|
FEAT_PARAM_DSIPLL_REGM_DISPC,
|
|
FEAT_PARAM_DSIPLL_REGM_DSI,
|
|
FEAT_PARAM_DSIPLL_FINT,
|
|
FEAT_PARAM_DSIPLL_LPDIV,
|
|
FEAT_PARAM_DOWNSCALE,
|
|
FEAT_PARAM_LINEWIDTH,
|
|
};
|
|
|
|
/* DSS Feature Functions */
|
|
int dss_feat_get_num_mgrs(void);
|
|
int dss_feat_get_num_ovls(void);
|
|
unsigned long dss_feat_get_param_min(enum dss_range_param param);
|
|
unsigned long dss_feat_get_param_max(enum dss_range_param param);
|
|
enum omap_display_type dss_feat_get_supported_displays(enum omap_channel channel);
|
|
enum omap_color_mode dss_feat_get_supported_color_modes(enum omap_plane plane);
|
|
enum omap_overlay_caps dss_feat_get_overlay_caps(enum omap_plane plane);
|
|
bool dss_feat_color_mode_supported(enum omap_plane plane,
|
|
enum omap_color_mode color_mode);
|
|
const char *dss_feat_get_clk_source_name(enum omap_dss_clk_source id);
|
|
|
|
u32 dss_feat_get_buffer_size_unit(void); /* in bytes */
|
|
u32 dss_feat_get_burst_size_unit(void); /* in bytes */
|
|
|
|
bool dss_has_feature(enum dss_feat_id id);
|
|
void dss_feat_get_reg_field(enum dss_feat_reg_field id, u8 *start, u8 *end);
|
|
void dss_features_init(void);
|
|
#if defined(CONFIG_OMAP4_DSS_HDMI)
|
|
void dss_init_hdmi_ip_ops(struct hdmi_ip_data *ip_data);
|
|
#endif
|
|
#endif
|