mirror of
https://github.com/edk2-porting/linux-next.git
synced 2024-12-23 12:43:55 +08:00
net/mlx5: Extend mlx5_core to support ConnectX-4 Ethernet functionality
This is the Ethernet part of the driver for the Mellanox ConnectX(R)-4 Single/Dual-Port Adapter supporting 100Gb/s with VPI. The driver extends the existing mlx5 driver with Ethernet functionality. This patch contains the driver entry points but does not include transmit and receive (see the previous patch in the series) routines. It also adds the option MLX5_CORE_EN to Kconfig to enable/disable the Ethernet functionality. Currently, Kconfig is programmed to make Ethernet and Infiniband functionality mutally exclusive. Also changed MLX5_INFINIBAND to be depandant on MLX5_CORE instead of selecting it, since MLX5_CORE could be selected without MLX5_INFINIBAND being selected. Signed-off-by: Amir Vadai <amirv@mellanox.com> Signed-off-by: David S. Miller <davem@davemloft.net>
This commit is contained in:
parent
afb736e933
commit
f62b8bb8f2
@ -1,8 +1,6 @@
|
||||
config MLX5_INFINIBAND
|
||||
tristate "Mellanox Connect-IB HCA support"
|
||||
depends on NETDEVICES && ETHERNET && PCI
|
||||
select NET_VENDOR_MELLANOX
|
||||
select MLX5_CORE
|
||||
depends on NETDEVICES && ETHERNET && PCI && MLX5_CORE
|
||||
---help---
|
||||
This driver provides low-level InfiniBand support for
|
||||
Mellanox Connect-IB PCI Express host channel adapters (HCAs).
|
||||
|
@ -3,6 +3,18 @@
|
||||
#
|
||||
|
||||
config MLX5_CORE
|
||||
tristate
|
||||
tristate "Mellanox Technologies ConnectX-4 and Connect-IB core driver"
|
||||
depends on PCI
|
||||
default n
|
||||
---help---
|
||||
Core driver for low level functionality of the ConnectX-4 and
|
||||
Connect-IB cards by Mellanox Technologies.
|
||||
|
||||
config MLX5_CORE_EN
|
||||
bool "Mellanox Technologies ConnectX-4 Ethernet support"
|
||||
depends on MLX5_INFINIBAND=n && NETDEVICES && ETHERNET && PCI && MLX5_CORE
|
||||
default n
|
||||
---help---
|
||||
Ethernet support in Mellanox Technologies ConnectX-4 NIC.
|
||||
Ethernet and Infiniband support in ConnectX-4 are currently mutually
|
||||
exclusive.
|
||||
|
@ -3,3 +3,6 @@ obj-$(CONFIG_MLX5_CORE) += mlx5_core.o
|
||||
mlx5_core-y := main.o cmd.o debugfs.o fw.o eq.o uar.o pagealloc.o \
|
||||
health.o mcg.o cq.o srq.o alloc.o qp.o port.o mr.o pd.o \
|
||||
mad.o
|
||||
mlx5_core-$(CONFIG_MLX5_CORE_EN) += wq.o flow_table.o vport.o transobj.o \
|
||||
en_main.o en_flow_table.o en_ethtool.o en_tx.o en_rx.o \
|
||||
en_txrx.o
|
||||
|
@ -75,25 +75,6 @@ enum {
|
||||
MLX5_CMD_DELIVERY_STAT_CMD_DESCR_ERR = 0x10,
|
||||
};
|
||||
|
||||
enum {
|
||||
MLX5_CMD_STAT_OK = 0x0,
|
||||
MLX5_CMD_STAT_INT_ERR = 0x1,
|
||||
MLX5_CMD_STAT_BAD_OP_ERR = 0x2,
|
||||
MLX5_CMD_STAT_BAD_PARAM_ERR = 0x3,
|
||||
MLX5_CMD_STAT_BAD_SYS_STATE_ERR = 0x4,
|
||||
MLX5_CMD_STAT_BAD_RES_ERR = 0x5,
|
||||
MLX5_CMD_STAT_RES_BUSY = 0x6,
|
||||
MLX5_CMD_STAT_LIM_ERR = 0x8,
|
||||
MLX5_CMD_STAT_BAD_RES_STATE_ERR = 0x9,
|
||||
MLX5_CMD_STAT_IX_ERR = 0xa,
|
||||
MLX5_CMD_STAT_NO_RES_ERR = 0xf,
|
||||
MLX5_CMD_STAT_BAD_INP_LEN_ERR = 0x50,
|
||||
MLX5_CMD_STAT_BAD_OUTP_LEN_ERR = 0x51,
|
||||
MLX5_CMD_STAT_BAD_QP_STATE_ERR = 0x10,
|
||||
MLX5_CMD_STAT_BAD_PKT_ERR = 0x30,
|
||||
MLX5_CMD_STAT_BAD_SIZE_OUTS_CQES_ERR = 0x40,
|
||||
};
|
||||
|
||||
static struct mlx5_cmd_work_ent *alloc_cmd(struct mlx5_cmd *cmd,
|
||||
struct mlx5_cmd_msg *in,
|
||||
struct mlx5_cmd_msg *out,
|
||||
|
520
drivers/net/ethernet/mellanox/mlx5/core/en.h
Normal file
520
drivers/net/ethernet/mellanox/mlx5/core/en.h
Normal file
@ -0,0 +1,520 @@
|
||||
/*
|
||||
* Copyright (c) 2015, Mellanox Technologies. All rights reserved.
|
||||
*
|
||||
* This software is available to you under a choice of one of two
|
||||
* licenses. You may choose to be licensed under the terms of the GNU
|
||||
* General Public License (GPL) Version 2, available from the file
|
||||
* COPYING in the main directory of this source tree, or the
|
||||
* OpenIB.org BSD license below:
|
||||
*
|
||||
* Redistribution and use in source and binary forms, with or
|
||||
* without modification, are permitted provided that the following
|
||||
* conditions are met:
|
||||
*
|
||||
* - Redistributions of source code must retain the above
|
||||
* copyright notice, this list of conditions and the following
|
||||
* disclaimer.
|
||||
*
|
||||
* - Redistributions in binary form must reproduce the above
|
||||
* copyright notice, this list of conditions and the following
|
||||
* disclaimer in the documentation and/or other materials
|
||||
* provided with the distribution.
|
||||
*
|
||||
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
|
||||
* EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
|
||||
* MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
|
||||
* NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
|
||||
* BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
|
||||
* ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
|
||||
* CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
|
||||
* SOFTWARE.
|
||||
*/
|
||||
|
||||
#include <linux/if_vlan.h>
|
||||
#include <linux/etherdevice.h>
|
||||
#include <linux/mlx5/driver.h>
|
||||
#include <linux/mlx5/qp.h>
|
||||
#include <linux/mlx5/cq.h>
|
||||
#include "vport.h"
|
||||
#include "wq.h"
|
||||
#include "transobj.h"
|
||||
#include "mlx5_core.h"
|
||||
|
||||
#define MLX5E_MAX_NUM_TC 8
|
||||
|
||||
#define MLX5E_PARAMS_MINIMUM_LOG_SQ_SIZE 0x7
|
||||
#define MLX5E_PARAMS_DEFAULT_LOG_SQ_SIZE 0xa
|
||||
#define MLX5E_PARAMS_MAXIMUM_LOG_SQ_SIZE 0xd
|
||||
|
||||
#define MLX5E_PARAMS_MINIMUM_LOG_RQ_SIZE 0x7
|
||||
#define MLX5E_PARAMS_DEFAULT_LOG_RQ_SIZE 0xa
|
||||
#define MLX5E_PARAMS_MAXIMUM_LOG_RQ_SIZE 0xd
|
||||
|
||||
#define MLX5E_PARAMS_DEFAULT_LRO_WQE_SZ (16 * 1024)
|
||||
#define MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_USEC 0x10
|
||||
#define MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_PKTS 0x20
|
||||
#define MLX5E_PARAMS_DEFAULT_TX_CQ_MODERATION_USEC 0x10
|
||||
#define MLX5E_PARAMS_DEFAULT_TX_CQ_MODERATION_PKTS 0x20
|
||||
#define MLX5E_PARAMS_DEFAULT_MIN_RX_WQES 0x80
|
||||
#define MLX5E_PARAMS_DEFAULT_RX_HASH_LOG_TBL_SZ 0x7
|
||||
#define MLX5E_PARAMS_MIN_MTU 46
|
||||
|
||||
#define MLX5E_TX_CQ_POLL_BUDGET 128
|
||||
#define MLX5E_UPDATE_STATS_INTERVAL 200 /* msecs */
|
||||
|
||||
static const char vport_strings[][ETH_GSTRING_LEN] = {
|
||||
/* vport statistics */
|
||||
"rx_packets",
|
||||
"rx_bytes",
|
||||
"tx_packets",
|
||||
"tx_bytes",
|
||||
"rx_error_packets",
|
||||
"rx_error_bytes",
|
||||
"tx_error_packets",
|
||||
"tx_error_bytes",
|
||||
"rx_unicast_packets",
|
||||
"rx_unicast_bytes",
|
||||
"tx_unicast_packets",
|
||||
"tx_unicast_bytes",
|
||||
"rx_multicast_packets",
|
||||
"rx_multicast_bytes",
|
||||
"tx_multicast_packets",
|
||||
"tx_multicast_bytes",
|
||||
"rx_broadcast_packets",
|
||||
"rx_broadcast_bytes",
|
||||
"tx_broadcast_packets",
|
||||
"tx_broadcast_bytes",
|
||||
|
||||
/* SW counters */
|
||||
"tso_packets",
|
||||
"tso_bytes",
|
||||
"lro_packets",
|
||||
"lro_bytes",
|
||||
"rx_csum_good",
|
||||
"rx_csum_none",
|
||||
"tx_csum_offload",
|
||||
"tx_queue_stopped",
|
||||
"tx_queue_wake",
|
||||
"tx_queue_dropped",
|
||||
"rx_wqe_err",
|
||||
};
|
||||
|
||||
struct mlx5e_vport_stats {
|
||||
/* HW counters */
|
||||
u64 rx_packets;
|
||||
u64 rx_bytes;
|
||||
u64 tx_packets;
|
||||
u64 tx_bytes;
|
||||
u64 rx_error_packets;
|
||||
u64 rx_error_bytes;
|
||||
u64 tx_error_packets;
|
||||
u64 tx_error_bytes;
|
||||
u64 rx_unicast_packets;
|
||||
u64 rx_unicast_bytes;
|
||||
u64 tx_unicast_packets;
|
||||
u64 tx_unicast_bytes;
|
||||
u64 rx_multicast_packets;
|
||||
u64 rx_multicast_bytes;
|
||||
u64 tx_multicast_packets;
|
||||
u64 tx_multicast_bytes;
|
||||
u64 rx_broadcast_packets;
|
||||
u64 rx_broadcast_bytes;
|
||||
u64 tx_broadcast_packets;
|
||||
u64 tx_broadcast_bytes;
|
||||
|
||||
/* SW counters */
|
||||
u64 tso_packets;
|
||||
u64 tso_bytes;
|
||||
u64 lro_packets;
|
||||
u64 lro_bytes;
|
||||
u64 rx_csum_good;
|
||||
u64 rx_csum_none;
|
||||
u64 tx_csum_offload;
|
||||
u64 tx_queue_stopped;
|
||||
u64 tx_queue_wake;
|
||||
u64 tx_queue_dropped;
|
||||
u64 rx_wqe_err;
|
||||
|
||||
#define NUM_VPORT_COUNTERS 31
|
||||
};
|
||||
|
||||
static const char rq_stats_strings[][ETH_GSTRING_LEN] = {
|
||||
"packets",
|
||||
"csum_none",
|
||||
"lro_packets",
|
||||
"lro_bytes",
|
||||
"wqe_err"
|
||||
};
|
||||
|
||||
struct mlx5e_rq_stats {
|
||||
u64 packets;
|
||||
u64 csum_none;
|
||||
u64 lro_packets;
|
||||
u64 lro_bytes;
|
||||
u64 wqe_err;
|
||||
#define NUM_RQ_STATS 5
|
||||
};
|
||||
|
||||
static const char sq_stats_strings[][ETH_GSTRING_LEN] = {
|
||||
"packets",
|
||||
"tso_packets",
|
||||
"tso_bytes",
|
||||
"csum_offload_none",
|
||||
"stopped",
|
||||
"wake",
|
||||
"dropped",
|
||||
"nop"
|
||||
};
|
||||
|
||||
struct mlx5e_sq_stats {
|
||||
u64 packets;
|
||||
u64 tso_packets;
|
||||
u64 tso_bytes;
|
||||
u64 csum_offload_none;
|
||||
u64 stopped;
|
||||
u64 wake;
|
||||
u64 dropped;
|
||||
u64 nop;
|
||||
#define NUM_SQ_STATS 8
|
||||
};
|
||||
|
||||
struct mlx5e_stats {
|
||||
struct mlx5e_vport_stats vport;
|
||||
};
|
||||
|
||||
struct mlx5e_params {
|
||||
u8 log_sq_size;
|
||||
u8 log_rq_size;
|
||||
u16 num_channels;
|
||||
u8 default_vlan_prio;
|
||||
u8 num_tc;
|
||||
u16 rx_cq_moderation_usec;
|
||||
u16 rx_cq_moderation_pkts;
|
||||
u16 tx_cq_moderation_usec;
|
||||
u16 tx_cq_moderation_pkts;
|
||||
u16 min_rx_wqes;
|
||||
u16 rx_hash_log_tbl_sz;
|
||||
bool lro_en;
|
||||
u32 lro_wqe_sz;
|
||||
};
|
||||
|
||||
enum {
|
||||
MLX5E_RQ_STATE_POST_WQES_ENABLE,
|
||||
};
|
||||
|
||||
enum cq_flags {
|
||||
MLX5E_CQ_HAS_CQES = 1,
|
||||
};
|
||||
|
||||
struct mlx5e_cq {
|
||||
/* data path - accessed per cqe */
|
||||
struct mlx5_cqwq wq;
|
||||
void *sqrq;
|
||||
unsigned long flags;
|
||||
|
||||
/* data path - accessed per napi poll */
|
||||
struct napi_struct *napi;
|
||||
struct mlx5_core_cq mcq;
|
||||
struct mlx5e_channel *channel;
|
||||
|
||||
/* control */
|
||||
struct mlx5_wq_ctrl wq_ctrl;
|
||||
} ____cacheline_aligned_in_smp;
|
||||
|
||||
struct mlx5e_rq {
|
||||
/* data path */
|
||||
struct mlx5_wq_ll wq;
|
||||
u32 wqe_sz;
|
||||
struct sk_buff **skb;
|
||||
|
||||
struct device *pdev;
|
||||
struct net_device *netdev;
|
||||
struct mlx5e_rq_stats stats;
|
||||
struct mlx5e_cq cq;
|
||||
|
||||
unsigned long state;
|
||||
int ix;
|
||||
|
||||
/* control */
|
||||
struct mlx5_wq_ctrl wq_ctrl;
|
||||
u32 rqn;
|
||||
struct mlx5e_channel *channel;
|
||||
} ____cacheline_aligned_in_smp;
|
||||
|
||||
struct mlx5e_tx_skb_cb {
|
||||
u32 num_bytes;
|
||||
u8 num_wqebbs;
|
||||
u8 num_dma;
|
||||
};
|
||||
|
||||
#define MLX5E_TX_SKB_CB(__skb) ((struct mlx5e_tx_skb_cb *)__skb->cb)
|
||||
|
||||
struct mlx5e_sq_dma {
|
||||
dma_addr_t addr;
|
||||
u32 size;
|
||||
};
|
||||
|
||||
enum {
|
||||
MLX5E_SQ_STATE_WAKE_TXQ_ENABLE,
|
||||
};
|
||||
|
||||
struct mlx5e_sq {
|
||||
/* data path */
|
||||
|
||||
/* dirtied @completion */
|
||||
u16 cc;
|
||||
u32 dma_fifo_cc;
|
||||
|
||||
/* dirtied @xmit */
|
||||
u16 pc ____cacheline_aligned_in_smp;
|
||||
u32 dma_fifo_pc;
|
||||
u32 bf_offset;
|
||||
struct mlx5e_sq_stats stats;
|
||||
|
||||
struct mlx5e_cq cq;
|
||||
|
||||
/* pointers to per packet info: write@xmit, read@completion */
|
||||
struct sk_buff **skb;
|
||||
struct mlx5e_sq_dma *dma_fifo;
|
||||
|
||||
/* read only */
|
||||
struct mlx5_wq_cyc wq;
|
||||
u32 dma_fifo_mask;
|
||||
void __iomem *uar_map;
|
||||
struct netdev_queue *txq;
|
||||
u32 sqn;
|
||||
u32 bf_buf_size;
|
||||
struct device *pdev;
|
||||
__be32 mkey_be;
|
||||
unsigned long state;
|
||||
|
||||
/* control path */
|
||||
struct mlx5_wq_ctrl wq_ctrl;
|
||||
struct mlx5_uar uar;
|
||||
struct mlx5e_channel *channel;
|
||||
int tc;
|
||||
} ____cacheline_aligned_in_smp;
|
||||
|
||||
static inline bool mlx5e_sq_has_room_for(struct mlx5e_sq *sq, u16 n)
|
||||
{
|
||||
return (((sq->wq.sz_m1 & (sq->cc - sq->pc)) >= n) ||
|
||||
(sq->cc == sq->pc));
|
||||
}
|
||||
|
||||
enum channel_flags {
|
||||
MLX5E_CHANNEL_NAPI_SCHED = 1,
|
||||
};
|
||||
|
||||
struct mlx5e_channel {
|
||||
/* data path */
|
||||
struct mlx5e_rq rq;
|
||||
struct mlx5e_sq sq[MLX5E_MAX_NUM_TC];
|
||||
struct napi_struct napi;
|
||||
struct device *pdev;
|
||||
struct net_device *netdev;
|
||||
__be32 mkey_be;
|
||||
u8 num_tc;
|
||||
unsigned long flags;
|
||||
|
||||
/* control */
|
||||
struct mlx5e_priv *priv;
|
||||
int ix;
|
||||
int cpu;
|
||||
};
|
||||
|
||||
enum mlx5e_traffic_types {
|
||||
MLX5E_TT_IPV4_TCP = 0,
|
||||
MLX5E_TT_IPV6_TCP = 1,
|
||||
MLX5E_TT_IPV4_UDP = 2,
|
||||
MLX5E_TT_IPV6_UDP = 3,
|
||||
MLX5E_TT_IPV4 = 4,
|
||||
MLX5E_TT_IPV6 = 5,
|
||||
MLX5E_TT_ANY = 6,
|
||||
MLX5E_NUM_TT = 7,
|
||||
};
|
||||
|
||||
enum {
|
||||
MLX5E_RQT_SPREADING = 0,
|
||||
MLX5E_RQT_DEFAULT_RQ = 1,
|
||||
MLX5E_NUM_RQT = 2,
|
||||
};
|
||||
|
||||
struct mlx5e_eth_addr_info {
|
||||
u8 addr[ETH_ALEN + 2];
|
||||
u32 tt_vec;
|
||||
u32 ft_ix[MLX5E_NUM_TT]; /* flow table index per traffic type */
|
||||
};
|
||||
|
||||
#define MLX5E_ETH_ADDR_HASH_SIZE (1 << BITS_PER_BYTE)
|
||||
|
||||
struct mlx5e_eth_addr_db {
|
||||
struct hlist_head netdev_uc[MLX5E_ETH_ADDR_HASH_SIZE];
|
||||
struct hlist_head netdev_mc[MLX5E_ETH_ADDR_HASH_SIZE];
|
||||
struct mlx5e_eth_addr_info broadcast;
|
||||
struct mlx5e_eth_addr_info allmulti;
|
||||
struct mlx5e_eth_addr_info promisc;
|
||||
bool broadcast_enabled;
|
||||
bool allmulti_enabled;
|
||||
bool promisc_enabled;
|
||||
};
|
||||
|
||||
enum {
|
||||
MLX5E_STATE_ASYNC_EVENTS_ENABLE,
|
||||
MLX5E_STATE_OPENED,
|
||||
};
|
||||
|
||||
struct mlx5e_vlan_db {
|
||||
unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
|
||||
u32 active_vlans_ft_ix[VLAN_N_VID];
|
||||
u32 untagged_rule_ft_ix;
|
||||
u32 any_vlan_rule_ft_ix;
|
||||
bool filter_disabled;
|
||||
};
|
||||
|
||||
struct mlx5e_flow_table {
|
||||
void *vlan;
|
||||
void *main;
|
||||
};
|
||||
|
||||
struct mlx5e_priv {
|
||||
/* priv data path fields - start */
|
||||
int order_base_2_num_channels;
|
||||
int queue_mapping_channel_mask;
|
||||
int num_tc;
|
||||
int default_vlan_prio;
|
||||
/* priv data path fields - end */
|
||||
|
||||
unsigned long state;
|
||||
struct mutex state_lock; /* Protects Interface state */
|
||||
struct mlx5_uar cq_uar;
|
||||
u32 pdn;
|
||||
struct mlx5_core_mr mr;
|
||||
|
||||
struct mlx5e_channel **channel;
|
||||
u32 tisn[MLX5E_MAX_NUM_TC];
|
||||
u32 rqtn;
|
||||
u32 tirn[MLX5E_NUM_TT];
|
||||
|
||||
struct mlx5e_flow_table ft;
|
||||
struct mlx5e_eth_addr_db eth_addr;
|
||||
struct mlx5e_vlan_db vlan;
|
||||
|
||||
struct mlx5e_params params;
|
||||
spinlock_t async_events_spinlock; /* sync hw events */
|
||||
struct work_struct update_carrier_work;
|
||||
struct work_struct set_rx_mode_work;
|
||||
struct delayed_work update_stats_work;
|
||||
|
||||
struct mlx5_core_dev *mdev;
|
||||
struct net_device *netdev;
|
||||
struct mlx5e_stats stats;
|
||||
};
|
||||
|
||||
#define MLX5E_NET_IP_ALIGN 2
|
||||
|
||||
struct mlx5e_tx_wqe {
|
||||
struct mlx5_wqe_ctrl_seg ctrl;
|
||||
struct mlx5_wqe_eth_seg eth;
|
||||
};
|
||||
|
||||
struct mlx5e_rx_wqe {
|
||||
struct mlx5_wqe_srq_next_seg next;
|
||||
struct mlx5_wqe_data_seg data;
|
||||
};
|
||||
|
||||
enum mlx5e_link_mode {
|
||||
MLX5E_1000BASE_CX_SGMII = 0,
|
||||
MLX5E_1000BASE_KX = 1,
|
||||
MLX5E_10GBASE_CX4 = 2,
|
||||
MLX5E_10GBASE_KX4 = 3,
|
||||
MLX5E_10GBASE_KR = 4,
|
||||
MLX5E_20GBASE_KR2 = 5,
|
||||
MLX5E_40GBASE_CR4 = 6,
|
||||
MLX5E_40GBASE_KR4 = 7,
|
||||
MLX5E_56GBASE_R4 = 8,
|
||||
MLX5E_10GBASE_CR = 12,
|
||||
MLX5E_10GBASE_SR = 13,
|
||||
MLX5E_10GBASE_ER = 14,
|
||||
MLX5E_40GBASE_SR4 = 15,
|
||||
MLX5E_40GBASE_LR4 = 16,
|
||||
MLX5E_100GBASE_CR4 = 20,
|
||||
MLX5E_100GBASE_SR4 = 21,
|
||||
MLX5E_100GBASE_KR4 = 22,
|
||||
MLX5E_100GBASE_LR4 = 23,
|
||||
MLX5E_100BASE_TX = 24,
|
||||
MLX5E_100BASE_T = 25,
|
||||
MLX5E_10GBASE_T = 26,
|
||||
MLX5E_25GBASE_CR = 27,
|
||||
MLX5E_25GBASE_KR = 28,
|
||||
MLX5E_25GBASE_SR = 29,
|
||||
MLX5E_50GBASE_CR2 = 30,
|
||||
MLX5E_50GBASE_KR2 = 31,
|
||||
MLX5E_LINK_MODES_NUMBER,
|
||||
};
|
||||
|
||||
#define MLX5E_PROT_MASK(link_mode) (1 << link_mode)
|
||||
|
||||
u16 mlx5e_select_queue(struct net_device *dev, struct sk_buff *skb,
|
||||
void *accel_priv, select_queue_fallback_t fallback);
|
||||
netdev_tx_t mlx5e_xmit(struct sk_buff *skb, struct net_device *dev);
|
||||
netdev_tx_t mlx5e_xmit_multi_tc(struct sk_buff *skb, struct net_device *dev);
|
||||
|
||||
void mlx5e_completion_event(struct mlx5_core_cq *mcq);
|
||||
void mlx5e_cq_error_event(struct mlx5_core_cq *mcq, enum mlx5_event event);
|
||||
int mlx5e_napi_poll(struct napi_struct *napi, int budget);
|
||||
bool mlx5e_poll_tx_cq(struct mlx5e_cq *cq);
|
||||
bool mlx5e_poll_rx_cq(struct mlx5e_cq *cq, int budget);
|
||||
bool mlx5e_post_rx_wqes(struct mlx5e_rq *rq);
|
||||
struct mlx5_cqe64 *mlx5e_get_cqe(struct mlx5e_cq *cq);
|
||||
|
||||
void mlx5e_update_stats(struct mlx5e_priv *priv);
|
||||
|
||||
int mlx5e_open_flow_table(struct mlx5e_priv *priv);
|
||||
void mlx5e_close_flow_table(struct mlx5e_priv *priv);
|
||||
void mlx5e_init_eth_addr(struct mlx5e_priv *priv);
|
||||
void mlx5e_set_rx_mode_core(struct mlx5e_priv *priv);
|
||||
void mlx5e_set_rx_mode_work(struct work_struct *work);
|
||||
|
||||
int mlx5e_vlan_rx_add_vid(struct net_device *dev, __always_unused __be16 proto,
|
||||
u16 vid);
|
||||
int mlx5e_vlan_rx_kill_vid(struct net_device *dev, __always_unused __be16 proto,
|
||||
u16 vid);
|
||||
void mlx5e_enable_vlan_filter(struct mlx5e_priv *priv);
|
||||
void mlx5e_disable_vlan_filter(struct mlx5e_priv *priv);
|
||||
int mlx5e_add_all_vlan_rules(struct mlx5e_priv *priv);
|
||||
void mlx5e_del_all_vlan_rules(struct mlx5e_priv *priv);
|
||||
|
||||
int mlx5e_open_locked(struct net_device *netdev);
|
||||
int mlx5e_close_locked(struct net_device *netdev);
|
||||
int mlx5e_update_priv_params(struct mlx5e_priv *priv,
|
||||
struct mlx5e_params *new_params);
|
||||
|
||||
static inline void mlx5e_tx_notify_hw(struct mlx5e_sq *sq,
|
||||
struct mlx5e_tx_wqe *wqe)
|
||||
{
|
||||
/* ensure wqe is visible to device before updating doorbell record */
|
||||
dma_wmb();
|
||||
|
||||
*sq->wq.db = cpu_to_be32(sq->pc);
|
||||
|
||||
/* ensure doorbell record is visible to device before ringing the
|
||||
* doorbell
|
||||
*/
|
||||
wmb();
|
||||
|
||||
mlx5_write64((__be32 *)&wqe->ctrl,
|
||||
sq->uar_map + MLX5_BF_OFFSET + sq->bf_offset,
|
||||
NULL);
|
||||
|
||||
sq->bf_offset ^= sq->bf_buf_size;
|
||||
}
|
||||
|
||||
static inline void mlx5e_cq_arm(struct mlx5e_cq *cq)
|
||||
{
|
||||
struct mlx5_core_cq *mcq;
|
||||
|
||||
mcq = &cq->mcq;
|
||||
mlx5_cq_arm(mcq, MLX5_CQ_DB_REQ_NOT, mcq->uar->map, NULL, cq->wq.cc);
|
||||
}
|
||||
|
||||
extern const struct ethtool_ops mlx5e_ethtool_ops;
|
679
drivers/net/ethernet/mellanox/mlx5/core/en_ethtool.c
Normal file
679
drivers/net/ethernet/mellanox/mlx5/core/en_ethtool.c
Normal file
@ -0,0 +1,679 @@
|
||||
/*
|
||||
* Copyright (c) 2015, Mellanox Technologies. All rights reserved.
|
||||
*
|
||||
* This software is available to you under a choice of one of two
|
||||
* licenses. You may choose to be licensed under the terms of the GNU
|
||||
* General Public License (GPL) Version 2, available from the file
|
||||
* COPYING in the main directory of this source tree, or the
|
||||
* OpenIB.org BSD license below:
|
||||
*
|
||||
* Redistribution and use in source and binary forms, with or
|
||||
* without modification, are permitted provided that the following
|
||||
* conditions are met:
|
||||
*
|
||||
* - Redistributions of source code must retain the above
|
||||
* copyright notice, this list of conditions and the following
|
||||
* disclaimer.
|
||||
*
|
||||
* - Redistributions in binary form must reproduce the above
|
||||
* copyright notice, this list of conditions and the following
|
||||
* disclaimer in the documentation and/or other materials
|
||||
* provided with the distribution.
|
||||
*
|
||||
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
|
||||
* EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
|
||||
* MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
|
||||
* NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
|
||||
* BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
|
||||
* ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
|
||||
* CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
|
||||
* SOFTWARE.
|
||||
*/
|
||||
|
||||
#include "en.h"
|
||||
|
||||
static void mlx5e_get_drvinfo(struct net_device *dev,
|
||||
struct ethtool_drvinfo *drvinfo)
|
||||
{
|
||||
struct mlx5e_priv *priv = netdev_priv(dev);
|
||||
struct mlx5_core_dev *mdev = priv->mdev;
|
||||
|
||||
strlcpy(drvinfo->driver, DRIVER_NAME, sizeof(drvinfo->driver));
|
||||
strlcpy(drvinfo->version, DRIVER_VERSION " (" DRIVER_RELDATE ")",
|
||||
sizeof(drvinfo->version));
|
||||
snprintf(drvinfo->fw_version, sizeof(drvinfo->fw_version),
|
||||
"%d.%d.%d",
|
||||
fw_rev_maj(mdev), fw_rev_min(mdev), fw_rev_sub(mdev));
|
||||
strlcpy(drvinfo->bus_info, pci_name(mdev->pdev),
|
||||
sizeof(drvinfo->bus_info));
|
||||
}
|
||||
|
||||
static const struct {
|
||||
u32 supported;
|
||||
u32 advertised;
|
||||
u32 speed;
|
||||
} ptys2ethtool_table[MLX5E_LINK_MODES_NUMBER] = {
|
||||
[MLX5E_1000BASE_CX_SGMII] = {
|
||||
.supported = SUPPORTED_1000baseKX_Full,
|
||||
.advertised = ADVERTISED_1000baseKX_Full,
|
||||
.speed = 1000,
|
||||
},
|
||||
[MLX5E_1000BASE_KX] = {
|
||||
.supported = SUPPORTED_1000baseKX_Full,
|
||||
.advertised = ADVERTISED_1000baseKX_Full,
|
||||
.speed = 1000,
|
||||
},
|
||||
[MLX5E_10GBASE_CX4] = {
|
||||
.supported = SUPPORTED_10000baseKX4_Full,
|
||||
.advertised = ADVERTISED_10000baseKX4_Full,
|
||||
.speed = 10000,
|
||||
},
|
||||
[MLX5E_10GBASE_KX4] = {
|
||||
.supported = SUPPORTED_10000baseKX4_Full,
|
||||
.advertised = ADVERTISED_10000baseKX4_Full,
|
||||
.speed = 10000,
|
||||
},
|
||||
[MLX5E_10GBASE_KR] = {
|
||||
.supported = SUPPORTED_10000baseKR_Full,
|
||||
.advertised = ADVERTISED_10000baseKR_Full,
|
||||
.speed = 10000,
|
||||
},
|
||||
[MLX5E_20GBASE_KR2] = {
|
||||
.supported = SUPPORTED_20000baseKR2_Full,
|
||||
.advertised = ADVERTISED_20000baseKR2_Full,
|
||||
.speed = 20000,
|
||||
},
|
||||
[MLX5E_40GBASE_CR4] = {
|
||||
.supported = SUPPORTED_40000baseCR4_Full,
|
||||
.advertised = ADVERTISED_40000baseCR4_Full,
|
||||
.speed = 40000,
|
||||
},
|
||||
[MLX5E_40GBASE_KR4] = {
|
||||
.supported = SUPPORTED_40000baseKR4_Full,
|
||||
.advertised = ADVERTISED_40000baseKR4_Full,
|
||||
.speed = 40000,
|
||||
},
|
||||
[MLX5E_56GBASE_R4] = {
|
||||
.supported = SUPPORTED_56000baseKR4_Full,
|
||||
.advertised = ADVERTISED_56000baseKR4_Full,
|
||||
.speed = 56000,
|
||||
},
|
||||
[MLX5E_10GBASE_CR] = {
|
||||
.supported = SUPPORTED_10000baseKR_Full,
|
||||
.advertised = ADVERTISED_10000baseKR_Full,
|
||||
.speed = 10000,
|
||||
},
|
||||
[MLX5E_10GBASE_SR] = {
|
||||
.supported = SUPPORTED_10000baseKR_Full,
|
||||
.advertised = ADVERTISED_10000baseKR_Full,
|
||||
.speed = 10000,
|
||||
},
|
||||
[MLX5E_10GBASE_ER] = {
|
||||
.supported = SUPPORTED_10000baseKR_Full,
|
||||
.advertised = ADVERTISED_10000baseKR_Full,
|
||||
.speed = 10000,
|
||||
},
|
||||
[MLX5E_40GBASE_SR4] = {
|
||||
.supported = SUPPORTED_40000baseSR4_Full,
|
||||
.advertised = ADVERTISED_40000baseSR4_Full,
|
||||
.speed = 40000,
|
||||
},
|
||||
[MLX5E_40GBASE_LR4] = {
|
||||
.supported = SUPPORTED_40000baseLR4_Full,
|
||||
.advertised = ADVERTISED_40000baseLR4_Full,
|
||||
.speed = 40000,
|
||||
},
|
||||
[MLX5E_100GBASE_CR4] = {
|
||||
.speed = 100000,
|
||||
},
|
||||
[MLX5E_100GBASE_SR4] = {
|
||||
.speed = 100000,
|
||||
},
|
||||
[MLX5E_100GBASE_KR4] = {
|
||||
.speed = 100000,
|
||||
},
|
||||
[MLX5E_100GBASE_LR4] = {
|
||||
.speed = 100000,
|
||||
},
|
||||
[MLX5E_100BASE_TX] = {
|
||||
.speed = 100,
|
||||
},
|
||||
[MLX5E_100BASE_T] = {
|
||||
.supported = SUPPORTED_100baseT_Full,
|
||||
.advertised = ADVERTISED_100baseT_Full,
|
||||
.speed = 100,
|
||||
},
|
||||
[MLX5E_10GBASE_T] = {
|
||||
.supported = SUPPORTED_10000baseT_Full,
|
||||
.advertised = ADVERTISED_10000baseT_Full,
|
||||
.speed = 1000,
|
||||
},
|
||||
[MLX5E_25GBASE_CR] = {
|
||||
.speed = 25000,
|
||||
},
|
||||
[MLX5E_25GBASE_KR] = {
|
||||
.speed = 25000,
|
||||
},
|
||||
[MLX5E_25GBASE_SR] = {
|
||||
.speed = 25000,
|
||||
},
|
||||
[MLX5E_50GBASE_CR2] = {
|
||||
.speed = 50000,
|
||||
},
|
||||
[MLX5E_50GBASE_KR2] = {
|
||||
.speed = 50000,
|
||||
},
|
||||
};
|
||||
|
||||
static int mlx5e_get_sset_count(struct net_device *dev, int sset)
|
||||
{
|
||||
struct mlx5e_priv *priv = netdev_priv(dev);
|
||||
|
||||
switch (sset) {
|
||||
case ETH_SS_STATS:
|
||||
return NUM_VPORT_COUNTERS +
|
||||
priv->params.num_channels * NUM_RQ_STATS +
|
||||
priv->params.num_channels * priv->num_tc *
|
||||
NUM_SQ_STATS;
|
||||
/* fallthrough */
|
||||
default:
|
||||
return -EOPNOTSUPP;
|
||||
}
|
||||
}
|
||||
|
||||
static void mlx5e_get_strings(struct net_device *dev,
|
||||
uint32_t stringset, uint8_t *data)
|
||||
{
|
||||
int i, j, tc, idx = 0;
|
||||
struct mlx5e_priv *priv = netdev_priv(dev);
|
||||
|
||||
switch (stringset) {
|
||||
case ETH_SS_PRIV_FLAGS:
|
||||
break;
|
||||
|
||||
case ETH_SS_TEST:
|
||||
break;
|
||||
|
||||
case ETH_SS_STATS:
|
||||
/* VPORT counters */
|
||||
for (i = 0; i < NUM_VPORT_COUNTERS; i++)
|
||||
strcpy(data + (idx++) * ETH_GSTRING_LEN,
|
||||
vport_strings[i]);
|
||||
|
||||
/* per channel counters */
|
||||
for (i = 0; i < priv->params.num_channels; i++)
|
||||
for (j = 0; j < NUM_RQ_STATS; j++)
|
||||
sprintf(data + (idx++) * ETH_GSTRING_LEN,
|
||||
"rx%d_%s", i, rq_stats_strings[j]);
|
||||
|
||||
for (i = 0; i < priv->params.num_channels; i++)
|
||||
for (tc = 0; tc < priv->num_tc; tc++)
|
||||
for (j = 0; j < NUM_SQ_STATS; j++)
|
||||
sprintf(data +
|
||||
(idx++) * ETH_GSTRING_LEN,
|
||||
"tx%d_%d_%s", i, tc,
|
||||
sq_stats_strings[j]);
|
||||
break;
|
||||
}
|
||||
}
|
||||
|
||||
static void mlx5e_get_ethtool_stats(struct net_device *dev,
|
||||
struct ethtool_stats *stats, u64 *data)
|
||||
{
|
||||
struct mlx5e_priv *priv = netdev_priv(dev);
|
||||
int i, j, tc, idx = 0;
|
||||
|
||||
if (!data)
|
||||
return;
|
||||
|
||||
mutex_lock(&priv->state_lock);
|
||||
if (test_bit(MLX5E_STATE_OPENED, &priv->state))
|
||||
mlx5e_update_stats(priv);
|
||||
mutex_unlock(&priv->state_lock);
|
||||
|
||||
for (i = 0; i < NUM_VPORT_COUNTERS; i++)
|
||||
data[idx++] = ((u64 *)&priv->stats.vport)[i];
|
||||
|
||||
/* per channel counters */
|
||||
for (i = 0; i < priv->params.num_channels; i++)
|
||||
for (j = 0; j < NUM_RQ_STATS; j++)
|
||||
data[idx++] = !test_bit(MLX5E_STATE_OPENED,
|
||||
&priv->state) ? 0 :
|
||||
((u64 *)&priv->channel[i]->rq.stats)[j];
|
||||
|
||||
for (i = 0; i < priv->params.num_channels; i++)
|
||||
for (tc = 0; tc < priv->num_tc; tc++)
|
||||
for (j = 0; j < NUM_SQ_STATS; j++)
|
||||
data[idx++] = !test_bit(MLX5E_STATE_OPENED,
|
||||
&priv->state) ? 0 :
|
||||
((u64 *)&priv->channel[i]->sq[tc].stats)[j];
|
||||
}
|
||||
|
||||
static void mlx5e_get_ringparam(struct net_device *dev,
|
||||
struct ethtool_ringparam *param)
|
||||
{
|
||||
struct mlx5e_priv *priv = netdev_priv(dev);
|
||||
|
||||
param->rx_max_pending = 1 << MLX5E_PARAMS_MAXIMUM_LOG_RQ_SIZE;
|
||||
param->tx_max_pending = 1 << MLX5E_PARAMS_MAXIMUM_LOG_SQ_SIZE;
|
||||
param->rx_pending = 1 << priv->params.log_rq_size;
|
||||
param->tx_pending = 1 << priv->params.log_sq_size;
|
||||
}
|
||||
|
||||
static int mlx5e_set_ringparam(struct net_device *dev,
|
||||
struct ethtool_ringparam *param)
|
||||
{
|
||||
struct mlx5e_priv *priv = netdev_priv(dev);
|
||||
struct mlx5e_params new_params;
|
||||
u16 min_rx_wqes;
|
||||
u8 log_rq_size;
|
||||
u8 log_sq_size;
|
||||
int err = 0;
|
||||
|
||||
if (param->rx_jumbo_pending) {
|
||||
netdev_info(dev, "%s: rx_jumbo_pending not supported\n",
|
||||
__func__);
|
||||
return -EINVAL;
|
||||
}
|
||||
if (param->rx_mini_pending) {
|
||||
netdev_info(dev, "%s: rx_mini_pending not supported\n",
|
||||
__func__);
|
||||
return -EINVAL;
|
||||
}
|
||||
if (param->rx_pending < (1 << MLX5E_PARAMS_MINIMUM_LOG_RQ_SIZE)) {
|
||||
netdev_info(dev, "%s: rx_pending (%d) < min (%d)\n",
|
||||
__func__, param->rx_pending,
|
||||
1 << MLX5E_PARAMS_MINIMUM_LOG_RQ_SIZE);
|
||||
return -EINVAL;
|
||||
}
|
||||
if (param->rx_pending > (1 << MLX5E_PARAMS_MAXIMUM_LOG_RQ_SIZE)) {
|
||||
netdev_info(dev, "%s: rx_pending (%d) > max (%d)\n",
|
||||
__func__, param->rx_pending,
|
||||
1 << MLX5E_PARAMS_MAXIMUM_LOG_RQ_SIZE);
|
||||
return -EINVAL;
|
||||
}
|
||||
if (param->tx_pending < (1 << MLX5E_PARAMS_MINIMUM_LOG_SQ_SIZE)) {
|
||||
netdev_info(dev, "%s: tx_pending (%d) < min (%d)\n",
|
||||
__func__, param->tx_pending,
|
||||
1 << MLX5E_PARAMS_MINIMUM_LOG_SQ_SIZE);
|
||||
return -EINVAL;
|
||||
}
|
||||
if (param->tx_pending > (1 << MLX5E_PARAMS_MAXIMUM_LOG_SQ_SIZE)) {
|
||||
netdev_info(dev, "%s: tx_pending (%d) > max (%d)\n",
|
||||
__func__, param->tx_pending,
|
||||
1 << MLX5E_PARAMS_MAXIMUM_LOG_SQ_SIZE);
|
||||
return -EINVAL;
|
||||
}
|
||||
|
||||
log_rq_size = order_base_2(param->rx_pending);
|
||||
log_sq_size = order_base_2(param->tx_pending);
|
||||
min_rx_wqes = min_t(u16, param->rx_pending - 1,
|
||||
MLX5E_PARAMS_DEFAULT_MIN_RX_WQES);
|
||||
|
||||
if (log_rq_size == priv->params.log_rq_size &&
|
||||
log_sq_size == priv->params.log_sq_size &&
|
||||
min_rx_wqes == priv->params.min_rx_wqes)
|
||||
return 0;
|
||||
|
||||
mutex_lock(&priv->state_lock);
|
||||
new_params = priv->params;
|
||||
new_params.log_rq_size = log_rq_size;
|
||||
new_params.log_sq_size = log_sq_size;
|
||||
new_params.min_rx_wqes = min_rx_wqes;
|
||||
err = mlx5e_update_priv_params(priv, &new_params);
|
||||
mutex_unlock(&priv->state_lock);
|
||||
|
||||
return err;
|
||||
}
|
||||
|
||||
static void mlx5e_get_channels(struct net_device *dev,
|
||||
struct ethtool_channels *ch)
|
||||
{
|
||||
struct mlx5e_priv *priv = netdev_priv(dev);
|
||||
int ncv = priv->mdev->priv.eq_table.num_comp_vectors;
|
||||
|
||||
ch->max_combined = ncv;
|
||||
ch->combined_count = priv->params.num_channels;
|
||||
}
|
||||
|
||||
static int mlx5e_set_channels(struct net_device *dev,
|
||||
struct ethtool_channels *ch)
|
||||
{
|
||||
struct mlx5e_priv *priv = netdev_priv(dev);
|
||||
int ncv = priv->mdev->priv.eq_table.num_comp_vectors;
|
||||
unsigned int count = ch->combined_count;
|
||||
struct mlx5e_params new_params;
|
||||
int err = 0;
|
||||
|
||||
if (!count) {
|
||||
netdev_info(dev, "%s: combined_count=0 not supported\n",
|
||||
__func__);
|
||||
return -EINVAL;
|
||||
}
|
||||
if (ch->rx_count || ch->tx_count) {
|
||||
netdev_info(dev, "%s: separate rx/tx count not supported\n",
|
||||
__func__);
|
||||
return -EINVAL;
|
||||
}
|
||||
if (count > ncv) {
|
||||
netdev_info(dev, "%s: count (%d) > max (%d)\n",
|
||||
__func__, count, ncv);
|
||||
return -EINVAL;
|
||||
}
|
||||
|
||||
if (priv->params.num_channels == count)
|
||||
return 0;
|
||||
|
||||
mutex_lock(&priv->state_lock);
|
||||
new_params = priv->params;
|
||||
new_params.num_channels = count;
|
||||
err = mlx5e_update_priv_params(priv, &new_params);
|
||||
mutex_unlock(&priv->state_lock);
|
||||
|
||||
return err;
|
||||
}
|
||||
|
||||
static int mlx5e_get_coalesce(struct net_device *netdev,
|
||||
struct ethtool_coalesce *coal)
|
||||
{
|
||||
struct mlx5e_priv *priv = netdev_priv(netdev);
|
||||
|
||||
coal->rx_coalesce_usecs = priv->params.rx_cq_moderation_usec;
|
||||
coal->rx_max_coalesced_frames = priv->params.rx_cq_moderation_pkts;
|
||||
coal->tx_coalesce_usecs = priv->params.tx_cq_moderation_usec;
|
||||
coal->tx_max_coalesced_frames = priv->params.tx_cq_moderation_pkts;
|
||||
|
||||
return 0;
|
||||
}
|
||||
|
||||
static int mlx5e_set_coalesce(struct net_device *netdev,
|
||||
struct ethtool_coalesce *coal)
|
||||
{
|
||||
struct mlx5e_priv *priv = netdev_priv(netdev);
|
||||
struct mlx5_core_dev *mdev = priv->mdev;
|
||||
struct mlx5e_channel *c;
|
||||
int tc;
|
||||
int i;
|
||||
|
||||
priv->params.tx_cq_moderation_usec = coal->tx_coalesce_usecs;
|
||||
priv->params.tx_cq_moderation_pkts = coal->tx_max_coalesced_frames;
|
||||
priv->params.rx_cq_moderation_usec = coal->rx_coalesce_usecs;
|
||||
priv->params.rx_cq_moderation_pkts = coal->rx_max_coalesced_frames;
|
||||
|
||||
for (i = 0; i < priv->params.num_channels; ++i) {
|
||||
c = priv->channel[i];
|
||||
|
||||
for (tc = 0; tc < c->num_tc; tc++) {
|
||||
mlx5_core_modify_cq_moderation(mdev,
|
||||
&c->sq[tc].cq.mcq,
|
||||
coal->tx_coalesce_usecs,
|
||||
coal->tx_max_coalesced_frames);
|
||||
}
|
||||
|
||||
mlx5_core_modify_cq_moderation(mdev, &c->rq.cq.mcq,
|
||||
coal->rx_coalesce_usecs,
|
||||
coal->rx_max_coalesced_frames);
|
||||
}
|
||||
|
||||
return 0;
|
||||
}
|
||||
|
||||
static u32 ptys2ethtool_supported_link(u32 eth_proto_cap)
|
||||
{
|
||||
int i;
|
||||
u32 supported_modes = 0;
|
||||
|
||||
for (i = 0; i < MLX5E_LINK_MODES_NUMBER; ++i) {
|
||||
if (eth_proto_cap & MLX5E_PROT_MASK(i))
|
||||
supported_modes |= ptys2ethtool_table[i].supported;
|
||||
}
|
||||
return supported_modes;
|
||||
}
|
||||
|
||||
static u32 ptys2ethtool_adver_link(u32 eth_proto_cap)
|
||||
{
|
||||
int i;
|
||||
u32 advertising_modes = 0;
|
||||
|
||||
for (i = 0; i < MLX5E_LINK_MODES_NUMBER; ++i) {
|
||||
if (eth_proto_cap & MLX5E_PROT_MASK(i))
|
||||
advertising_modes |= ptys2ethtool_table[i].advertised;
|
||||
}
|
||||
return advertising_modes;
|
||||
}
|
||||
|
||||
static u32 ptys2ethtool_supported_port(u32 eth_proto_cap)
|
||||
{
|
||||
if (eth_proto_cap & (MLX5E_PROT_MASK(MLX5E_10GBASE_CR)
|
||||
| MLX5E_PROT_MASK(MLX5E_10GBASE_SR)
|
||||
| MLX5E_PROT_MASK(MLX5E_40GBASE_CR4)
|
||||
| MLX5E_PROT_MASK(MLX5E_40GBASE_SR4)
|
||||
| MLX5E_PROT_MASK(MLX5E_100GBASE_SR4)
|
||||
| MLX5E_PROT_MASK(MLX5E_1000BASE_CX_SGMII))) {
|
||||
return SUPPORTED_FIBRE;
|
||||
}
|
||||
|
||||
if (eth_proto_cap & (MLX5E_PROT_MASK(MLX5E_100GBASE_KR4)
|
||||
| MLX5E_PROT_MASK(MLX5E_40GBASE_KR4)
|
||||
| MLX5E_PROT_MASK(MLX5E_10GBASE_KR)
|
||||
| MLX5E_PROT_MASK(MLX5E_10GBASE_KX4)
|
||||
| MLX5E_PROT_MASK(MLX5E_1000BASE_KX))) {
|
||||
return SUPPORTED_Backplane;
|
||||
}
|
||||
return 0;
|
||||
}
|
||||
|
||||
static void get_speed_duplex(struct net_device *netdev,
|
||||
u32 eth_proto_oper,
|
||||
struct ethtool_cmd *cmd)
|
||||
{
|
||||
int i;
|
||||
u32 speed = SPEED_UNKNOWN;
|
||||
u8 duplex = DUPLEX_UNKNOWN;
|
||||
|
||||
if (!netif_carrier_ok(netdev))
|
||||
goto out;
|
||||
|
||||
for (i = 0; i < MLX5E_LINK_MODES_NUMBER; ++i) {
|
||||
if (eth_proto_oper & MLX5E_PROT_MASK(i)) {
|
||||
speed = ptys2ethtool_table[i].speed;
|
||||
duplex = DUPLEX_FULL;
|
||||
break;
|
||||
}
|
||||
}
|
||||
out:
|
||||
ethtool_cmd_speed_set(cmd, speed);
|
||||
cmd->duplex = duplex;
|
||||
}
|
||||
|
||||
static void get_supported(u32 eth_proto_cap, u32 *supported)
|
||||
{
|
||||
*supported |= ptys2ethtool_supported_port(eth_proto_cap);
|
||||
*supported |= ptys2ethtool_supported_link(eth_proto_cap);
|
||||
*supported |= SUPPORTED_Pause | SUPPORTED_Asym_Pause;
|
||||
}
|
||||
|
||||
static void get_advertising(u32 eth_proto_cap, u8 tx_pause,
|
||||
u8 rx_pause, u32 *advertising)
|
||||
{
|
||||
*advertising |= ptys2ethtool_adver_link(eth_proto_cap);
|
||||
*advertising |= tx_pause ? ADVERTISED_Pause : 0;
|
||||
*advertising |= (tx_pause ^ rx_pause) ? ADVERTISED_Asym_Pause : 0;
|
||||
}
|
||||
|
||||
static u8 get_connector_port(u32 eth_proto)
|
||||
{
|
||||
if (eth_proto & (MLX5E_PROT_MASK(MLX5E_10GBASE_SR)
|
||||
| MLX5E_PROT_MASK(MLX5E_40GBASE_SR4)
|
||||
| MLX5E_PROT_MASK(MLX5E_100GBASE_SR4)
|
||||
| MLX5E_PROT_MASK(MLX5E_1000BASE_CX_SGMII))) {
|
||||
return PORT_FIBRE;
|
||||
}
|
||||
|
||||
if (eth_proto & (MLX5E_PROT_MASK(MLX5E_40GBASE_CR4)
|
||||
| MLX5E_PROT_MASK(MLX5E_10GBASE_CR)
|
||||
| MLX5E_PROT_MASK(MLX5E_100GBASE_CR4))) {
|
||||
return PORT_DA;
|
||||
}
|
||||
|
||||
if (eth_proto & (MLX5E_PROT_MASK(MLX5E_10GBASE_KX4)
|
||||
| MLX5E_PROT_MASK(MLX5E_10GBASE_KR)
|
||||
| MLX5E_PROT_MASK(MLX5E_40GBASE_KR4)
|
||||
| MLX5E_PROT_MASK(MLX5E_100GBASE_KR4))) {
|
||||
return PORT_NONE;
|
||||
}
|
||||
|
||||
return PORT_OTHER;
|
||||
}
|
||||
|
||||
static void get_lp_advertising(u32 eth_proto_lp, u32 *lp_advertising)
|
||||
{
|
||||
*lp_advertising = ptys2ethtool_adver_link(eth_proto_lp);
|
||||
}
|
||||
|
||||
static int mlx5e_get_settings(struct net_device *netdev,
|
||||
struct ethtool_cmd *cmd)
|
||||
{
|
||||
struct mlx5e_priv *priv = netdev_priv(netdev);
|
||||
struct mlx5_core_dev *mdev = priv->mdev;
|
||||
u32 out[MLX5_ST_SZ_DW(ptys_reg)];
|
||||
u32 eth_proto_cap;
|
||||
u32 eth_proto_admin;
|
||||
u32 eth_proto_lp;
|
||||
u32 eth_proto_oper;
|
||||
int err;
|
||||
|
||||
err = mlx5_query_port_ptys(mdev, out, sizeof(out), MLX5_PTYS_EN);
|
||||
|
||||
if (err) {
|
||||
netdev_err(netdev, "%s: query port ptys failed: %d\n",
|
||||
__func__, err);
|
||||
goto err_query_ptys;
|
||||
}
|
||||
|
||||
eth_proto_cap = MLX5_GET(ptys_reg, out, eth_proto_capability);
|
||||
eth_proto_admin = MLX5_GET(ptys_reg, out, eth_proto_admin);
|
||||
eth_proto_oper = MLX5_GET(ptys_reg, out, eth_proto_oper);
|
||||
eth_proto_lp = MLX5_GET(ptys_reg, out, eth_proto_lp_advertise);
|
||||
|
||||
cmd->supported = 0;
|
||||
cmd->advertising = 0;
|
||||
|
||||
get_supported(eth_proto_cap, &cmd->supported);
|
||||
get_advertising(eth_proto_admin, 0, 0, &cmd->advertising);
|
||||
get_speed_duplex(netdev, eth_proto_oper, cmd);
|
||||
|
||||
eth_proto_oper = eth_proto_oper ? eth_proto_oper : eth_proto_cap;
|
||||
|
||||
cmd->port = get_connector_port(eth_proto_oper);
|
||||
get_lp_advertising(eth_proto_lp, &cmd->lp_advertising);
|
||||
|
||||
cmd->transceiver = XCVR_INTERNAL;
|
||||
|
||||
err_query_ptys:
|
||||
return err;
|
||||
}
|
||||
|
||||
static u32 mlx5e_ethtool2ptys_adver_link(u32 link_modes)
|
||||
{
|
||||
u32 i, ptys_modes = 0;
|
||||
|
||||
for (i = 0; i < MLX5E_LINK_MODES_NUMBER; ++i) {
|
||||
if (ptys2ethtool_table[i].advertised & link_modes)
|
||||
ptys_modes |= MLX5E_PROT_MASK(i);
|
||||
}
|
||||
|
||||
return ptys_modes;
|
||||
}
|
||||
|
||||
static u32 mlx5e_ethtool2ptys_speed_link(u32 speed)
|
||||
{
|
||||
u32 i, speed_links = 0;
|
||||
|
||||
for (i = 0; i < MLX5E_LINK_MODES_NUMBER; ++i) {
|
||||
if (ptys2ethtool_table[i].speed == speed)
|
||||
speed_links |= MLX5E_PROT_MASK(i);
|
||||
}
|
||||
|
||||
return speed_links;
|
||||
}
|
||||
|
||||
static int mlx5e_set_settings(struct net_device *netdev,
|
||||
struct ethtool_cmd *cmd)
|
||||
{
|
||||
struct mlx5e_priv *priv = netdev_priv(netdev);
|
||||
struct mlx5_core_dev *mdev = priv->mdev;
|
||||
u32 link_modes;
|
||||
u32 speed;
|
||||
u32 eth_proto_cap, eth_proto_admin;
|
||||
u8 port_status;
|
||||
int err;
|
||||
|
||||
speed = ethtool_cmd_speed(cmd);
|
||||
|
||||
link_modes = cmd->autoneg == AUTONEG_ENABLE ?
|
||||
mlx5e_ethtool2ptys_adver_link(cmd->advertising) :
|
||||
mlx5e_ethtool2ptys_speed_link(speed);
|
||||
|
||||
err = mlx5_query_port_proto_cap(mdev, ð_proto_cap, MLX5_PTYS_EN);
|
||||
if (err) {
|
||||
netdev_err(netdev, "%s: query port eth proto cap failed: %d\n",
|
||||
__func__, err);
|
||||
goto out;
|
||||
}
|
||||
|
||||
link_modes = link_modes & eth_proto_cap;
|
||||
if (!link_modes) {
|
||||
netdev_err(netdev, "%s: Not supported link mode(s) requested",
|
||||
__func__);
|
||||
err = -EINVAL;
|
||||
goto out;
|
||||
}
|
||||
|
||||
err = mlx5_query_port_proto_admin(mdev, ð_proto_admin, MLX5_PTYS_EN);
|
||||
if (err) {
|
||||
netdev_err(netdev, "%s: query port eth proto admin failed: %d\n",
|
||||
__func__, err);
|
||||
goto out;
|
||||
}
|
||||
|
||||
if (link_modes == eth_proto_admin)
|
||||
goto out;
|
||||
|
||||
err = mlx5_set_port_proto(mdev, link_modes, MLX5_PTYS_EN);
|
||||
if (err) {
|
||||
netdev_err(netdev, "%s: set port eth proto admin failed: %d\n",
|
||||
__func__, err);
|
||||
goto out;
|
||||
}
|
||||
|
||||
err = mlx5_query_port_status(mdev, &port_status);
|
||||
if (err)
|
||||
goto out;
|
||||
|
||||
if (port_status == MLX5_PORT_DOWN)
|
||||
return 0;
|
||||
|
||||
err = mlx5_set_port_status(mdev, MLX5_PORT_DOWN);
|
||||
if (err)
|
||||
goto out;
|
||||
err = mlx5_set_port_status(mdev, MLX5_PORT_UP);
|
||||
out:
|
||||
return err;
|
||||
}
|
||||
|
||||
const struct ethtool_ops mlx5e_ethtool_ops = {
|
||||
.get_drvinfo = mlx5e_get_drvinfo,
|
||||
.get_link = ethtool_op_get_link,
|
||||
.get_strings = mlx5e_get_strings,
|
||||
.get_sset_count = mlx5e_get_sset_count,
|
||||
.get_ethtool_stats = mlx5e_get_ethtool_stats,
|
||||
.get_ringparam = mlx5e_get_ringparam,
|
||||
.set_ringparam = mlx5e_set_ringparam,
|
||||
.get_channels = mlx5e_get_channels,
|
||||
.set_channels = mlx5e_set_channels,
|
||||
.get_coalesce = mlx5e_get_coalesce,
|
||||
.set_coalesce = mlx5e_set_coalesce,
|
||||
.get_settings = mlx5e_get_settings,
|
||||
.set_settings = mlx5e_set_settings,
|
||||
};
|
1899
drivers/net/ethernet/mellanox/mlx5/core/en_main.c
Normal file
1899
drivers/net/ethernet/mellanox/mlx5/core/en_main.c
Normal file
File diff suppressed because it is too large
Load Diff
@ -48,10 +48,6 @@
|
||||
#include <linux/mlx5/mlx5_ifc.h>
|
||||
#include "mlx5_core.h"
|
||||
|
||||
#define DRIVER_NAME "mlx5_core"
|
||||
#define DRIVER_VERSION "3.0"
|
||||
#define DRIVER_RELDATE "January 2015"
|
||||
|
||||
MODULE_AUTHOR("Eli Cohen <eli@mellanox.com>");
|
||||
MODULE_DESCRIPTION("Mellanox Connect-IB, ConnectX-4 core driver");
|
||||
MODULE_LICENSE("Dual BSD/GPL");
|
||||
@ -614,6 +610,61 @@ clean:
|
||||
return err;
|
||||
}
|
||||
|
||||
#ifdef CONFIG_MLX5_CORE_EN
|
||||
static int mlx5_core_set_issi(struct mlx5_core_dev *dev)
|
||||
{
|
||||
u32 query_in[MLX5_ST_SZ_DW(query_issi_in)];
|
||||
u32 query_out[MLX5_ST_SZ_DW(query_issi_out)];
|
||||
u32 set_in[MLX5_ST_SZ_DW(set_issi_in)];
|
||||
u32 set_out[MLX5_ST_SZ_DW(set_issi_out)];
|
||||
int err;
|
||||
u32 sup_issi;
|
||||
|
||||
memset(query_in, 0, sizeof(query_in));
|
||||
memset(query_out, 0, sizeof(query_out));
|
||||
|
||||
MLX5_SET(query_issi_in, query_in, opcode, MLX5_CMD_OP_QUERY_ISSI);
|
||||
|
||||
err = mlx5_cmd_exec_check_status(dev, query_in, sizeof(query_in),
|
||||
query_out, sizeof(query_out));
|
||||
if (err) {
|
||||
if (((struct mlx5_outbox_hdr *)query_out)->status ==
|
||||
MLX5_CMD_STAT_BAD_OP_ERR) {
|
||||
pr_debug("Only ISSI 0 is supported\n");
|
||||
return 0;
|
||||
}
|
||||
|
||||
pr_err("failed to query ISSI\n");
|
||||
return err;
|
||||
}
|
||||
|
||||
sup_issi = MLX5_GET(query_issi_out, query_out, supported_issi_dw0);
|
||||
|
||||
if (sup_issi & (1 << 1)) {
|
||||
memset(set_in, 0, sizeof(set_in));
|
||||
memset(set_out, 0, sizeof(set_out));
|
||||
|
||||
MLX5_SET(set_issi_in, set_in, opcode, MLX5_CMD_OP_SET_ISSI);
|
||||
MLX5_SET(set_issi_in, set_in, current_issi, 1);
|
||||
|
||||
err = mlx5_cmd_exec_check_status(dev, set_in, sizeof(set_in),
|
||||
set_out, sizeof(set_out));
|
||||
if (err) {
|
||||
pr_err("failed to set ISSI=1\n");
|
||||
return err;
|
||||
}
|
||||
|
||||
dev->issi = 1;
|
||||
|
||||
return 0;
|
||||
} else if (sup_issi & (1 << 0)) {
|
||||
return 0;
|
||||
}
|
||||
|
||||
return -ENOTSUPP;
|
||||
}
|
||||
#endif
|
||||
|
||||
static int mlx5_dev_init(struct mlx5_core_dev *dev, struct pci_dev *pdev)
|
||||
{
|
||||
struct mlx5_priv *priv = &dev->priv;
|
||||
@ -676,6 +727,14 @@ static int mlx5_dev_init(struct mlx5_core_dev *dev, struct pci_dev *pdev)
|
||||
goto err_pagealloc_cleanup;
|
||||
}
|
||||
|
||||
#ifdef CONFIG_MLX5_CORE_EN
|
||||
err = mlx5_core_set_issi(dev);
|
||||
if (err) {
|
||||
dev_err(&pdev->dev, "failed to set issi\n");
|
||||
goto err_disable_hca;
|
||||
}
|
||||
#endif
|
||||
|
||||
err = mlx5_satisfy_startup_pages(dev, 1);
|
||||
if (err) {
|
||||
dev_err(&pdev->dev, "failed to allocate boot pages\n");
|
||||
@ -1084,6 +1143,10 @@ static int __init init(void)
|
||||
if (err)
|
||||
goto err_health;
|
||||
|
||||
#ifdef CONFIG_MLX5_CORE_EN
|
||||
mlx5e_init();
|
||||
#endif
|
||||
|
||||
return 0;
|
||||
|
||||
err_health:
|
||||
@ -1096,6 +1159,9 @@ err_debug:
|
||||
|
||||
static void __exit cleanup(void)
|
||||
{
|
||||
#ifdef CONFIG_MLX5_CORE_EN
|
||||
mlx5e_cleanup();
|
||||
#endif
|
||||
pci_unregister_driver(&mlx5_core_driver);
|
||||
mlx5_health_cleanup();
|
||||
destroy_workqueue(mlx5_core_wq);
|
||||
|
@ -1,5 +1,5 @@
|
||||
/*
|
||||
* Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
|
||||
* Copyright (c) 2013-2015, Mellanox Technologies, Ltd. All rights reserved.
|
||||
*
|
||||
* This software is available to you under a choice of one of two
|
||||
* licenses. You may choose to be licensed under the terms of the GNU
|
||||
@ -37,6 +37,10 @@
|
||||
#include <linux/kernel.h>
|
||||
#include <linux/sched.h>
|
||||
|
||||
#define DRIVER_NAME "mlx5_core"
|
||||
#define DRIVER_VERSION "3.0-1"
|
||||
#define DRIVER_RELDATE "January 2015"
|
||||
|
||||
extern int mlx5_core_debug_mask;
|
||||
|
||||
#define mlx5_core_dbg(dev, format, ...) \
|
||||
@ -78,4 +82,7 @@ int mlx5_cmd_query_adapter(struct mlx5_core_dev *dev);
|
||||
int mlx5_cmd_init_hca(struct mlx5_core_dev *dev);
|
||||
int mlx5_cmd_teardown_hca(struct mlx5_core_dev *dev);
|
||||
|
||||
void mlx5e_init(void);
|
||||
void mlx5e_cleanup(void);
|
||||
|
||||
#endif /* __MLX5_CORE_H__ */
|
||||
|
@ -1153,4 +1153,23 @@ enum mlx5_cap_type {
|
||||
#define MLX5_CAP_ODP(mdev, cap)\
|
||||
MLX5_GET(odp_cap, mdev->hca_caps_cur[MLX5_CAP_ODP], cap)
|
||||
|
||||
enum {
|
||||
MLX5_CMD_STAT_OK = 0x0,
|
||||
MLX5_CMD_STAT_INT_ERR = 0x1,
|
||||
MLX5_CMD_STAT_BAD_OP_ERR = 0x2,
|
||||
MLX5_CMD_STAT_BAD_PARAM_ERR = 0x3,
|
||||
MLX5_CMD_STAT_BAD_SYS_STATE_ERR = 0x4,
|
||||
MLX5_CMD_STAT_BAD_RES_ERR = 0x5,
|
||||
MLX5_CMD_STAT_RES_BUSY = 0x6,
|
||||
MLX5_CMD_STAT_LIM_ERR = 0x8,
|
||||
MLX5_CMD_STAT_BAD_RES_STATE_ERR = 0x9,
|
||||
MLX5_CMD_STAT_IX_ERR = 0xa,
|
||||
MLX5_CMD_STAT_NO_RES_ERR = 0xf,
|
||||
MLX5_CMD_STAT_BAD_INP_LEN_ERR = 0x50,
|
||||
MLX5_CMD_STAT_BAD_OUTP_LEN_ERR = 0x51,
|
||||
MLX5_CMD_STAT_BAD_QP_STATE_ERR = 0x10,
|
||||
MLX5_CMD_STAT_BAD_PKT_ERR = 0x30,
|
||||
MLX5_CMD_STAT_BAD_SIZE_OUTS_CQES_ERR = 0x40,
|
||||
};
|
||||
|
||||
#endif /* MLX5_DEVICE_H */
|
||||
|
@ -489,6 +489,7 @@ struct mlx5_core_dev {
|
||||
struct mlx5_priv priv;
|
||||
struct mlx5_profile *profile;
|
||||
atomic_t num_qps;
|
||||
u32 issi;
|
||||
};
|
||||
|
||||
struct mlx5_db {
|
||||
|
Loading…
Reference in New Issue
Block a user