mirror of
https://github.com/edk2-porting/linux-next.git
synced 2024-12-23 20:53:53 +08:00
gpio: mvebu: fix regmap_update_bits usage
In some place in the driver regmap_update_bits was misused. Indeed the last argument is not the value of the bit (or group of bits) itself but the mask value inside the register. So when setting the bit N, then the value must be BIT(N) and not 1. CC: Ralph Sennhauser <ralph.sennhauser@gmail.com> Signed-off-by: Gregory CLEMENT <gregory.clement@free-electrons.com> Reviewed-by: Thomas Petazzoni <thomas.petazzoni@free-electrons.com> Tested-by: Ralph Sennhauser <ralph.sennhauser@gmail.com> Tested-by: Chris Packham <Chris.Packham@alliedtelesis.co.nz> Signed-off-by: Linus Walleij <linus.walleij@linaro.org>
This commit is contained in:
parent
3638bd4a06
commit
43a2dcecd8
@ -341,7 +341,7 @@ static int mvebu_gpio_direction_input(struct gpio_chip *chip, unsigned int pin)
|
||||
return ret;
|
||||
|
||||
regmap_update_bits(mvchip->regs, GPIO_IO_CONF_OFF,
|
||||
BIT(pin), 1);
|
||||
BIT(pin), BIT(pin));
|
||||
|
||||
return 0;
|
||||
}
|
||||
@ -503,7 +503,7 @@ static int mvebu_gpio_irq_set_type(struct irq_data *d, unsigned int type)
|
||||
case IRQ_TYPE_EDGE_FALLING:
|
||||
case IRQ_TYPE_LEVEL_LOW:
|
||||
regmap_update_bits(mvchip->regs, GPIO_IN_POL_OFF,
|
||||
BIT(pin), 1);
|
||||
BIT(pin), BIT(pin));
|
||||
break;
|
||||
case IRQ_TYPE_EDGE_BOTH: {
|
||||
u32 data_in, in_pol, val;
|
||||
|
Loading…
Reference in New Issue
Block a user