2005-04-17 06:20:36 +08:00
|
|
|
/*
|
|
|
|
* sc-ip22.c: Indy cache management functions.
|
|
|
|
*
|
|
|
|
* Copyright (C) 1997, 2001 Ralf Baechle (ralf@gnu.org),
|
2011-04-05 05:15:29 +08:00
|
|
|
* derived from r4xx0.c by David S. Miller (davem@davemloft.net).
|
2005-04-17 06:20:36 +08:00
|
|
|
*/
|
|
|
|
#include <linux/init.h>
|
|
|
|
#include <linux/kernel.h>
|
|
|
|
#include <linux/sched.h>
|
|
|
|
#include <linux/mm.h>
|
|
|
|
|
|
|
|
#include <asm/bcache.h>
|
|
|
|
#include <asm/page.h>
|
|
|
|
#include <asm/pgtable.h>
|
|
|
|
#include <asm/bootinfo.h>
|
|
|
|
#include <asm/sgi/ip22.h>
|
|
|
|
#include <asm/sgi/mc.h>
|
|
|
|
|
|
|
|
/* Secondary cache size in bytes, if present. */
|
|
|
|
static unsigned long scache_size;
|
|
|
|
|
|
|
|
#undef DEBUG_CACHE
|
|
|
|
|
|
|
|
#define SC_SIZE 0x00080000
|
|
|
|
#define SC_LINE 32
|
|
|
|
#define CI_MASK (SC_SIZE - SC_LINE)
|
|
|
|
#define SC_INDEX(n) ((n) & CI_MASK)
|
|
|
|
|
|
|
|
static inline void indy_sc_wipe(unsigned long first, unsigned long last)
|
|
|
|
{
|
|
|
|
unsigned long tmp;
|
|
|
|
|
|
|
|
__asm__ __volatile__(
|
2016-12-15 19:27:21 +08:00
|
|
|
" .set push # indy_sc_wipe \n"
|
|
|
|
" .set noreorder \n"
|
|
|
|
" .set mips3 \n"
|
|
|
|
" .set noat \n"
|
|
|
|
" mfc0 %2, $12 \n"
|
|
|
|
" li $1, 0x80 # Go 64 bit \n"
|
|
|
|
" mtc0 $1, $12 \n"
|
|
|
|
" \n"
|
|
|
|
" dli $1, 0x9000000080000000 \n"
|
|
|
|
" or %0, $1 # first line to flush \n"
|
|
|
|
" or %1, $1 # last line to flush \n"
|
|
|
|
" .set at \n"
|
|
|
|
" \n"
|
|
|
|
"1: sw $0, 0(%0) \n"
|
|
|
|
" bne %0, %1, 1b \n"
|
|
|
|
" daddu %0, 32 \n"
|
|
|
|
" \n"
|
|
|
|
" mtc0 %2, $12 # Back to 32 bit \n"
|
|
|
|
" nop # pipeline hazard \n"
|
|
|
|
" nop \n"
|
|
|
|
" nop \n"
|
|
|
|
" nop \n"
|
|
|
|
" .set pop \n"
|
2005-04-17 06:20:36 +08:00
|
|
|
: "=r" (first), "=r" (last), "=&r" (tmp)
|
|
|
|
: "0" (first), "1" (last));
|
|
|
|
}
|
|
|
|
|
|
|
|
static void indy_sc_wback_invalidate(unsigned long addr, unsigned long size)
|
|
|
|
{
|
|
|
|
unsigned long first_line, last_line;
|
|
|
|
unsigned long flags;
|
|
|
|
|
|
|
|
#ifdef DEBUG_CACHE
|
|
|
|
printk("indy_sc_wback_invalidate[%08lx,%08lx]", addr, size);
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/* Catch bad driver code */
|
|
|
|
BUG_ON(size == 0);
|
|
|
|
|
|
|
|
/* Which lines to flush? */
|
|
|
|
first_line = SC_INDEX(addr);
|
|
|
|
last_line = SC_INDEX(addr + size - 1);
|
|
|
|
|
|
|
|
local_irq_save(flags);
|
|
|
|
if (first_line <= last_line) {
|
|
|
|
indy_sc_wipe(first_line, last_line);
|
|
|
|
goto out;
|
|
|
|
}
|
|
|
|
|
|
|
|
indy_sc_wipe(first_line, SC_SIZE - SC_LINE);
|
|
|
|
indy_sc_wipe(0, last_line);
|
|
|
|
out:
|
|
|
|
local_irq_restore(flags);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void indy_sc_enable(void)
|
|
|
|
{
|
|
|
|
unsigned long addr, tmp1, tmp2;
|
|
|
|
|
|
|
|
/* This is really cool... */
|
|
|
|
#ifdef DEBUG_CACHE
|
|
|
|
printk("Enabling R4600 SCACHE\n");
|
|
|
|
#endif
|
|
|
|
__asm__ __volatile__(
|
|
|
|
".set\tpush\n\t"
|
|
|
|
".set\tnoreorder\n\t"
|
|
|
|
".set\tmips3\n\t"
|
|
|
|
"mfc0\t%2, $12\n\t"
|
|
|
|
"nop; nop; nop; nop;\n\t"
|
|
|
|
"li\t%1, 0x80\n\t"
|
|
|
|
"mtc0\t%1, $12\n\t"
|
|
|
|
"nop; nop; nop; nop;\n\t"
|
|
|
|
"li\t%0, 0x1\n\t"
|
|
|
|
"dsll\t%0, 31\n\t"
|
|
|
|
"lui\t%1, 0x9000\n\t"
|
|
|
|
"dsll32\t%1, 0\n\t"
|
|
|
|
"or\t%0, %1, %0\n\t"
|
|
|
|
"sb\t$0, 0(%0)\n\t"
|
|
|
|
"mtc0\t$0, $12\n\t"
|
|
|
|
"nop; nop; nop; nop;\n\t"
|
|
|
|
"mtc0\t%2, $12\n\t"
|
|
|
|
"nop; nop; nop; nop;\n\t"
|
|
|
|
".set\tpop"
|
|
|
|
: "=r" (tmp1), "=r" (tmp2), "=r" (addr));
|
|
|
|
}
|
|
|
|
|
|
|
|
static void indy_sc_disable(void)
|
|
|
|
{
|
|
|
|
unsigned long tmp1, tmp2, tmp3;
|
|
|
|
|
|
|
|
#ifdef DEBUG_CACHE
|
|
|
|
printk("Disabling R4600 SCACHE\n");
|
|
|
|
#endif
|
|
|
|
__asm__ __volatile__(
|
|
|
|
".set\tpush\n\t"
|
|
|
|
".set\tnoreorder\n\t"
|
|
|
|
".set\tmips3\n\t"
|
|
|
|
"li\t%0, 0x1\n\t"
|
|
|
|
"dsll\t%0, 31\n\t"
|
|
|
|
"lui\t%1, 0x9000\n\t"
|
|
|
|
"dsll32\t%1, 0\n\t"
|
|
|
|
"or\t%0, %1, %0\n\t"
|
|
|
|
"mfc0\t%2, $12\n\t"
|
|
|
|
"nop; nop; nop; nop\n\t"
|
|
|
|
"li\t%1, 0x80\n\t"
|
|
|
|
"mtc0\t%1, $12\n\t"
|
|
|
|
"nop; nop; nop; nop\n\t"
|
|
|
|
"sh\t$0, 0(%0)\n\t"
|
|
|
|
"mtc0\t$0, $12\n\t"
|
|
|
|
"nop; nop; nop; nop\n\t"
|
|
|
|
"mtc0\t%2, $12\n\t"
|
|
|
|
"nop; nop; nop; nop\n\t"
|
|
|
|
".set\tpop"
|
|
|
|
: "=r" (tmp1), "=r" (tmp2), "=r" (tmp3));
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline int __init indy_sc_probe(void)
|
|
|
|
{
|
|
|
|
unsigned int size = ip22_eeprom_read(&sgimc->eeprom, 17);
|
|
|
|
if (size == 0)
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
size <<= PAGE_SHIFT;
|
|
|
|
printk(KERN_INFO "R4600/R5000 SCACHE size %dK, linesize 32 bytes.\n",
|
|
|
|
size >> 10);
|
|
|
|
scache_size = size;
|
|
|
|
|
|
|
|
return 1;
|
|
|
|
}
|
|
|
|
|
2016-02-25 16:44:58 +08:00
|
|
|
/* XXX Check with wje if the Indy caches can differentiate between
|
2013-01-22 19:59:30 +08:00
|
|
|
writeback + invalidate and just invalidate. */
|
2008-11-01 01:54:11 +08:00
|
|
|
static struct bcache_ops indy_sc_ops = {
|
2005-04-17 06:20:36 +08:00
|
|
|
.bc_enable = indy_sc_enable,
|
|
|
|
.bc_disable = indy_sc_disable,
|
|
|
|
.bc_wback_inv = indy_sc_wback_invalidate,
|
|
|
|
.bc_inv = indy_sc_wback_invalidate
|
|
|
|
};
|
|
|
|
|
MIPS: Delete __cpuinit/__CPUINIT usage from MIPS code
commit 3747069b25e419f6b51395f48127e9812abc3596 upstream.
The __cpuinit type of throwaway sections might have made sense
some time ago when RAM was more constrained, but now the savings
do not offset the cost and complications. For example, the fix in
commit 5e427ec2d0 ("x86: Fix bit corruption at CPU resume time")
is a good example of the nasty type of bugs that can be created
with improper use of the various __init prefixes.
After a discussion on LKML[1] it was decided that cpuinit should go
the way of devinit and be phased out. Once all the users are gone,
we can then finally remove the macros themselves from linux/init.h.
Note that some harmless section mismatch warnings may result, since
notify_cpu_starting() and cpu_up() are arch independent (kernel/cpu.c)
and are flagged as __cpuinit -- so if we remove the __cpuinit from
the arch specific callers, we will also get section mismatch warnings.
As an intermediate step, we intend to turn the linux/init.h cpuinit
related content into no-ops as early as possible, since that will get
rid of these warnings. In any case, they are temporary and harmless.
Here, we remove all the MIPS __cpuinit from C code and __CPUINIT
from asm files. MIPS is interesting in this respect, because there
are also uasm users hiding behind their own renamed versions of the
__cpuinit macros.
[1] https://lkml.org/lkml/2013/5/20/589
[ralf@linux-mips.org: Folded in Paul's followup fix.]
Signed-off-by: Paul Gortmaker <paul.gortmaker@windriver.com>
Cc: linux-mips@linux-mips.org
Patchwork: https://patchwork.linux-mips.org/patch/5494/
Patchwork: https://patchwork.linux-mips.org/patch/5495/
Patchwork: https://patchwork.linux-mips.org/patch/5509/
Signed-off-by: Ralf Baechle <ralf@linux-mips.org>
2013-06-18 21:38:59 +08:00
|
|
|
void indy_sc_init(void)
|
2005-04-17 06:20:36 +08:00
|
|
|
{
|
|
|
|
if (indy_sc_probe()) {
|
|
|
|
indy_sc_enable();
|
|
|
|
bcops = &indy_sc_ops;
|
|
|
|
}
|
|
|
|
}
|