2005-04-17 06:20:36 +08:00
|
|
|
/****************************************************************************/
|
|
|
|
|
|
|
|
/*
|
|
|
|
* m5307sim.h -- ColdFire 5307 System Integration Module support.
|
|
|
|
*
|
|
|
|
* (C) Copyright 1999, Moreton Bay Ventures Pty Ltd.
|
|
|
|
* (C) Copyright 1999, Lineo (www.lineo.com)
|
|
|
|
*
|
|
|
|
* Modified by David W. Miller for the MCF5307 Eval Board.
|
|
|
|
*/
|
|
|
|
|
|
|
|
/****************************************************************************/
|
|
|
|
#ifndef m5307sim_h
|
|
|
|
#define m5307sim_h
|
|
|
|
/****************************************************************************/
|
|
|
|
|
2010-11-02 15:40:37 +08:00
|
|
|
#define CPU_NAME "COLDFIRE(m5307)"
|
|
|
|
#define CPU_INSTR_PER_JIFFY 3
|
2011-03-09 12:19:08 +08:00
|
|
|
#define MCF_BUSCLK (MCF_CLK / 2)
|
2010-11-02 15:13:27 +08:00
|
|
|
|
2010-11-09 08:19:45 +08:00
|
|
|
#include <asm/m53xxacr.h>
|
|
|
|
|
2005-04-17 06:20:36 +08:00
|
|
|
/*
|
|
|
|
* Define the 5307 SIM register set addresses.
|
|
|
|
*/
|
2012-07-15 19:55:01 +08:00
|
|
|
#define MCFSIM_RSR (MCF_MBAR + 0x00) /* Reset Status reg */
|
|
|
|
#define MCFSIM_SYPCR (MCF_MBAR + 0x01) /* System Protection */
|
2012-07-15 20:01:08 +08:00
|
|
|
#define MCFSIM_SWIVR (MCF_MBAR + 0x02) /* SW Watchdog intr */
|
|
|
|
#define MCFSIM_SWSR (MCF_MBAR + 0x03) /* SW Watchdog service*/
|
2012-08-17 14:20:23 +08:00
|
|
|
#define MCFSIM_PAR (MCF_MBAR + 0x04) /* Pin Assignment */
|
2005-04-17 06:20:36 +08:00
|
|
|
#define MCFSIM_IRQPAR 0x06 /* Interrupt Assignment reg (r/w) */
|
2011-03-31 09:57:33 +08:00
|
|
|
#define MCFSIM_PLLCR 0x08 /* PLL Control Reg*/
|
2005-04-17 06:20:36 +08:00
|
|
|
#define MCFSIM_MPARK 0x0C /* BUS Master Control Reg*/
|
2012-07-15 19:42:47 +08:00
|
|
|
#define MCFSIM_IPR (MCF_MBAR + 0x40) /* Interrupt Pend */
|
|
|
|
#define MCFSIM_IMR (MCF_MBAR + 0x44) /* Interrupt Mask */
|
|
|
|
#define MCFSIM_AVR (MCF_MBAR + 0x4b) /* Autovector Ctrl */
|
2012-08-17 14:48:16 +08:00
|
|
|
#define MCFSIM_ICR0 (MCF_MBAR + 0x4c) /* Intr Ctrl reg 0 */
|
|
|
|
#define MCFSIM_ICR1 (MCF_MBAR + 0x4d) /* Intr Ctrl reg 1 */
|
|
|
|
#define MCFSIM_ICR2 (MCF_MBAR + 0x4e) /* Intr Ctrl reg 2 */
|
|
|
|
#define MCFSIM_ICR3 (MCF_MBAR + 0x4f) /* Intr Ctrl reg 3 */
|
|
|
|
#define MCFSIM_ICR4 (MCF_MBAR + 0x50) /* Intr Ctrl reg 4 */
|
|
|
|
#define MCFSIM_ICR5 (MCF_MBAR + 0x51) /* Intr Ctrl reg 5 */
|
|
|
|
#define MCFSIM_ICR6 (MCF_MBAR + 0x52) /* Intr Ctrl reg 6 */
|
|
|
|
#define MCFSIM_ICR7 (MCF_MBAR + 0x53) /* Intr Ctrl reg 7 */
|
|
|
|
#define MCFSIM_ICR8 (MCF_MBAR + 0x54) /* Intr Ctrl reg 8 */
|
|
|
|
#define MCFSIM_ICR9 (MCF_MBAR + 0x55) /* Intr Ctrl reg 9 */
|
|
|
|
#define MCFSIM_ICR10 (MCF_MBAR + 0x56) /* Intr Ctrl reg 10 */
|
|
|
|
#define MCFSIM_ICR11 (MCF_MBAR + 0x57) /* Intr Ctrl reg 11 */
|
2005-04-17 06:20:36 +08:00
|
|
|
|
|
|
|
#define MCFSIM_CSAR0 0x80 /* CS 0 Address 0 reg (r/w) */
|
|
|
|
#define MCFSIM_CSMR0 0x84 /* CS 0 Mask 0 reg (r/w) */
|
|
|
|
#define MCFSIM_CSCR0 0x8a /* CS 0 Control reg (r/w) */
|
|
|
|
#define MCFSIM_CSAR1 0x8c /* CS 1 Address reg (r/w) */
|
|
|
|
#define MCFSIM_CSMR1 0x90 /* CS 1 Mask reg (r/w) */
|
|
|
|
#define MCFSIM_CSCR1 0x96 /* CS 1 Control reg (r/w) */
|
|
|
|
|
|
|
|
#ifdef CONFIG_OLDMASK
|
|
|
|
#define MCFSIM_CSBAR 0x98 /* CS Base Address reg (r/w) */
|
|
|
|
#define MCFSIM_CSBAMR 0x9c /* CS Base Mask reg (r/w) */
|
|
|
|
#define MCFSIM_CSMR2 0x9e /* CS 2 Mask reg (r/w) */
|
|
|
|
#define MCFSIM_CSCR2 0xa2 /* CS 2 Control reg (r/w) */
|
|
|
|
#define MCFSIM_CSMR3 0xaa /* CS 3 Mask reg (r/w) */
|
|
|
|
#define MCFSIM_CSCR3 0xae /* CS 3 Control reg (r/w) */
|
|
|
|
#define MCFSIM_CSMR4 0xb6 /* CS 4 Mask reg (r/w) */
|
|
|
|
#define MCFSIM_CSCR4 0xba /* CS 4 Control reg (r/w) */
|
|
|
|
#define MCFSIM_CSMR5 0xc2 /* CS 5 Mask reg (r/w) */
|
|
|
|
#define MCFSIM_CSCR5 0xc6 /* CS 5 Control reg (r/w) */
|
|
|
|
#define MCFSIM_CSMR6 0xce /* CS 6 Mask reg (r/w) */
|
|
|
|
#define MCFSIM_CSCR6 0xd2 /* CS 6 Control reg (r/w) */
|
|
|
|
#define MCFSIM_CSMR7 0xda /* CS 7 Mask reg (r/w) */
|
|
|
|
#define MCFSIM_CSCR7 0xde /* CS 7 Control reg (r/w) */
|
|
|
|
#else
|
2008-02-03 23:38:04 +08:00
|
|
|
#define MCFSIM_CSAR2 0x98 /* CS 2 Address reg (r/w) */
|
2005-04-17 06:20:36 +08:00
|
|
|
#define MCFSIM_CSMR2 0x9c /* CS 2 Mask reg (r/w) */
|
|
|
|
#define MCFSIM_CSCR2 0xa2 /* CS 2 Control reg (r/w) */
|
2008-02-03 23:38:04 +08:00
|
|
|
#define MCFSIM_CSAR3 0xa4 /* CS 3 Address reg (r/w) */
|
2005-04-17 06:20:36 +08:00
|
|
|
#define MCFSIM_CSMR3 0xa8 /* CS 3 Mask reg (r/w) */
|
|
|
|
#define MCFSIM_CSCR3 0xae /* CS 3 Control reg (r/w) */
|
2008-02-03 23:38:04 +08:00
|
|
|
#define MCFSIM_CSAR4 0xb0 /* CS 4 Address reg (r/w) */
|
2005-04-17 06:20:36 +08:00
|
|
|
#define MCFSIM_CSMR4 0xb4 /* CS 4 Mask reg (r/w) */
|
|
|
|
#define MCFSIM_CSCR4 0xba /* CS 4 Control reg (r/w) */
|
2008-02-03 23:38:04 +08:00
|
|
|
#define MCFSIM_CSAR5 0xbc /* CS 5 Address reg (r/w) */
|
2005-04-17 06:20:36 +08:00
|
|
|
#define MCFSIM_CSMR5 0xc0 /* CS 5 Mask reg (r/w) */
|
|
|
|
#define MCFSIM_CSCR5 0xc6 /* CS 5 Control reg (r/w) */
|
2008-02-03 23:38:04 +08:00
|
|
|
#define MCFSIM_CSAR6 0xc8 /* CS 6 Address reg (r/w) */
|
2005-04-17 06:20:36 +08:00
|
|
|
#define MCFSIM_CSMR6 0xcc /* CS 6 Mask reg (r/w) */
|
|
|
|
#define MCFSIM_CSCR6 0xd2 /* CS 6 Control reg (r/w) */
|
2008-02-03 23:38:04 +08:00
|
|
|
#define MCFSIM_CSAR7 0xd4 /* CS 7 Address reg (r/w) */
|
2005-04-17 06:20:36 +08:00
|
|
|
#define MCFSIM_CSMR7 0xd8 /* CS 7 Mask reg (r/w) */
|
|
|
|
#define MCFSIM_CSCR7 0xde /* CS 7 Control reg (r/w) */
|
|
|
|
#endif /* CONFIG_OLDMASK */
|
|
|
|
|
2011-03-06 21:01:46 +08:00
|
|
|
#define MCFSIM_DCR (MCF_MBAR + 0x100) /* DRAM Control */
|
|
|
|
#define MCFSIM_DACR0 (MCF_MBAR + 0x108) /* DRAM Addr/Ctrl 0 */
|
|
|
|
#define MCFSIM_DMR0 (MCF_MBAR + 0x10c) /* DRAM Mask 0 */
|
|
|
|
#define MCFSIM_DACR1 (MCF_MBAR + 0x110) /* DRAM Addr/Ctrl 1 */
|
|
|
|
#define MCFSIM_DMR1 (MCF_MBAR + 0x114) /* DRAM Mask 1 */
|
2005-04-17 06:20:36 +08:00
|
|
|
|
2011-03-09 07:57:14 +08:00
|
|
|
/*
|
|
|
|
* Timer module.
|
|
|
|
*/
|
|
|
|
#define MCFTIMER_BASE1 (MCF_MBAR + 0x140) /* Base of TIMER1 */
|
|
|
|
#define MCFTIMER_BASE2 (MCF_MBAR + 0x180) /* Base of TIMER2 */
|
|
|
|
|
2009-06-20 09:11:09 +08:00
|
|
|
#define MCFSIM_PADDR (MCF_MBAR + 0x244)
|
|
|
|
#define MCFSIM_PADAT (MCF_MBAR + 0x248)
|
|
|
|
|
2011-03-05 22:54:36 +08:00
|
|
|
/*
|
|
|
|
* DMA unit base addresses.
|
|
|
|
*/
|
|
|
|
#define MCFDMA_BASE0 (MCF_MBAR + 0x300) /* Base address DMA 0 */
|
|
|
|
#define MCFDMA_BASE1 (MCF_MBAR + 0x340) /* Base address DMA 1 */
|
|
|
|
#define MCFDMA_BASE2 (MCF_MBAR + 0x380) /* Base address DMA 2 */
|
|
|
|
#define MCFDMA_BASE3 (MCF_MBAR + 0x3C0) /* Base address DMA 3 */
|
|
|
|
|
2010-11-03 10:50:30 +08:00
|
|
|
/*
|
|
|
|
* UART module.
|
|
|
|
*/
|
|
|
|
#if defined(CONFIG_NETtel) || defined(CONFIG_SECUREEDGEMP3)
|
2011-12-23 22:36:03 +08:00
|
|
|
#define MCFUART_BASE0 (MCF_MBAR + 0x200) /* Base address UART0 */
|
|
|
|
#define MCFUART_BASE1 (MCF_MBAR + 0x1c0) /* Base address UART1 */
|
2010-11-03 10:50:30 +08:00
|
|
|
#else
|
2011-12-23 22:36:03 +08:00
|
|
|
#define MCFUART_BASE0 (MCF_MBAR + 0x1c0) /* Base address UART0 */
|
|
|
|
#define MCFUART_BASE1 (MCF_MBAR + 0x200) /* Base address UART1 */
|
2010-11-03 10:50:30 +08:00
|
|
|
#endif
|
|
|
|
|
2009-06-20 09:11:09 +08:00
|
|
|
/*
|
|
|
|
* Generic GPIO support
|
|
|
|
*/
|
|
|
|
#define MCFGPIO_PIN_MAX 16
|
|
|
|
#define MCFGPIO_IRQ_MAX -1
|
|
|
|
#define MCFGPIO_IRQ_VECBASE -1
|
2005-04-17 06:20:36 +08:00
|
|
|
|
|
|
|
|
|
|
|
/* Definition offset address for CS2-7 -- old mask 5307 */
|
|
|
|
|
|
|
|
#define MCF5307_CS2 (0x400000)
|
|
|
|
#define MCF5307_CS3 (0x600000)
|
|
|
|
#define MCF5307_CS4 (0x800000)
|
|
|
|
#define MCF5307_CS5 (0xA00000)
|
|
|
|
#define MCF5307_CS6 (0xC00000)
|
|
|
|
#define MCF5307_CS7 (0xE00000)
|
|
|
|
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Some symbol defines for the above...
|
|
|
|
*/
|
|
|
|
#define MCFSIM_SWDICR MCFSIM_ICR0 /* Watchdog timer ICR */
|
|
|
|
#define MCFSIM_TIMER1ICR MCFSIM_ICR1 /* Timer 1 ICR */
|
|
|
|
#define MCFSIM_TIMER2ICR MCFSIM_ICR2 /* Timer 2 ICR */
|
|
|
|
#define MCFSIM_UART1ICR MCFSIM_ICR4 /* UART 1 ICR */
|
|
|
|
#define MCFSIM_UART2ICR MCFSIM_ICR5 /* UART 2 ICR */
|
|
|
|
#define MCFSIM_DMA0ICR MCFSIM_ICR6 /* DMA 0 ICR */
|
|
|
|
#define MCFSIM_DMA1ICR MCFSIM_ICR7 /* DMA 1 ICR */
|
|
|
|
#define MCFSIM_DMA2ICR MCFSIM_ICR8 /* DMA 2 ICR */
|
|
|
|
#define MCFSIM_DMA3ICR MCFSIM_ICR9 /* DMA 3 ICR */
|
|
|
|
|
2009-05-19 12:52:40 +08:00
|
|
|
|
2005-04-17 06:20:36 +08:00
|
|
|
/*
|
|
|
|
* Some symbol defines for the Parallel Port Pin Assignment Register
|
|
|
|
*/
|
|
|
|
#define MCFSIM_PAR_DREQ0 0x40 /* Set to select DREQ0 input */
|
|
|
|
/* Clear to select par I/O */
|
|
|
|
#define MCFSIM_PAR_DREQ1 0x20 /* Select DREQ1 input */
|
|
|
|
/* Clear to select par I/O */
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Defines for the IRQPAR Register
|
|
|
|
*/
|
|
|
|
#define IRQ5_LEVEL4 0x80
|
|
|
|
#define IRQ3_LEVEL6 0x40
|
|
|
|
#define IRQ1_LEVEL2 0x20
|
|
|
|
|
2009-05-19 12:52:40 +08:00
|
|
|
/*
|
|
|
|
* Define system peripheral IRQ usage.
|
|
|
|
*/
|
|
|
|
#define MCF_IRQ_TIMER 30 /* Timer0, Level 6 */
|
|
|
|
#define MCF_IRQ_PROFILER 31 /* Timer1, Level 7 */
|
2011-12-23 22:36:03 +08:00
|
|
|
#define MCF_IRQ_UART0 73 /* UART0 */
|
|
|
|
#define MCF_IRQ_UART1 74 /* UART1 */
|
2005-04-17 06:20:36 +08:00
|
|
|
|
|
|
|
/****************************************************************************/
|
|
|
|
#endif /* m5307sim_h */
|