2009-04-28 10:52:28 +08:00
|
|
|
|
/*
|
|
|
|
|
* xHCI host controller driver
|
|
|
|
|
*
|
|
|
|
|
* Copyright (C) 2008 Intel Corp.
|
|
|
|
|
*
|
|
|
|
|
* Author: Sarah Sharp
|
|
|
|
|
* Some code borrowed from the Linux EHCI driver.
|
|
|
|
|
*
|
|
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
|
* it under the terms of the GNU General Public License version 2 as
|
|
|
|
|
* published by the Free Software Foundation.
|
|
|
|
|
*
|
|
|
|
|
* This program is distributed in the hope that it will be useful, but
|
|
|
|
|
* WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
|
|
|
|
|
* or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
|
|
|
|
|
* for more details.
|
|
|
|
|
*
|
|
|
|
|
* You should have received a copy of the GNU General Public License
|
|
|
|
|
* along with this program; if not, write to the Free Software Foundation,
|
|
|
|
|
* Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
|
|
|
|
|
*/
|
|
|
|
|
|
|
|
|
|
#include <linux/usb.h>
|
2009-04-28 10:52:34 +08:00
|
|
|
|
#include <linux/pci.h>
|
include cleanup: Update gfp.h and slab.h includes to prepare for breaking implicit slab.h inclusion from percpu.h
percpu.h is included by sched.h and module.h and thus ends up being
included when building most .c files. percpu.h includes slab.h which
in turn includes gfp.h making everything defined by the two files
universally available and complicating inclusion dependencies.
percpu.h -> slab.h dependency is about to be removed. Prepare for
this change by updating users of gfp and slab facilities include those
headers directly instead of assuming availability. As this conversion
needs to touch large number of source files, the following script is
used as the basis of conversion.
http://userweb.kernel.org/~tj/misc/slabh-sweep.py
The script does the followings.
* Scan files for gfp and slab usages and update includes such that
only the necessary includes are there. ie. if only gfp is used,
gfp.h, if slab is used, slab.h.
* When the script inserts a new include, it looks at the include
blocks and try to put the new include such that its order conforms
to its surrounding. It's put in the include block which contains
core kernel includes, in the same order that the rest are ordered -
alphabetical, Christmas tree, rev-Xmas-tree or at the end if there
doesn't seem to be any matching order.
* If the script can't find a place to put a new include (mostly
because the file doesn't have fitting include block), it prints out
an error message indicating which .h file needs to be added to the
file.
The conversion was done in the following steps.
1. The initial automatic conversion of all .c files updated slightly
over 4000 files, deleting around 700 includes and adding ~480 gfp.h
and ~3000 slab.h inclusions. The script emitted errors for ~400
files.
2. Each error was manually checked. Some didn't need the inclusion,
some needed manual addition while adding it to implementation .h or
embedding .c file was more appropriate for others. This step added
inclusions to around 150 files.
3. The script was run again and the output was compared to the edits
from #2 to make sure no file was left behind.
4. Several build tests were done and a couple of problems were fixed.
e.g. lib/decompress_*.c used malloc/free() wrappers around slab
APIs requiring slab.h to be added manually.
5. The script was run on all .h files but without automatically
editing them as sprinkling gfp.h and slab.h inclusions around .h
files could easily lead to inclusion dependency hell. Most gfp.h
inclusion directives were ignored as stuff from gfp.h was usually
wildly available and often used in preprocessor macros. Each
slab.h inclusion directive was examined and added manually as
necessary.
6. percpu.h was updated not to include slab.h.
7. Build test were done on the following configurations and failures
were fixed. CONFIG_GCOV_KERNEL was turned off for all tests (as my
distributed build env didn't work with gcov compiles) and a few
more options had to be turned off depending on archs to make things
build (like ipr on powerpc/64 which failed due to missing writeq).
* x86 and x86_64 UP and SMP allmodconfig and a custom test config.
* powerpc and powerpc64 SMP allmodconfig
* sparc and sparc64 SMP allmodconfig
* ia64 SMP allmodconfig
* s390 SMP allmodconfig
* alpha SMP allmodconfig
* um on x86_64 SMP allmodconfig
8. percpu.h modifications were reverted so that it could be applied as
a separate patch and serve as bisection point.
Given the fact that I had only a couple of failures from tests on step
6, I'm fairly confident about the coverage of this conversion patch.
If there is a breakage, it's likely to be something in one of the arch
headers which should be easily discoverable easily on most builds of
the specific arch.
Signed-off-by: Tejun Heo <tj@kernel.org>
Guess-its-ok-by: Christoph Lameter <cl@linux-foundation.org>
Cc: Ingo Molnar <mingo@redhat.com>
Cc: Lee Schermerhorn <Lee.Schermerhorn@hp.com>
2010-03-24 16:04:11 +08:00
|
|
|
|
#include <linux/slab.h>
|
2009-04-30 10:06:56 +08:00
|
|
|
|
#include <linux/dmapool.h>
|
2009-04-28 10:52:28 +08:00
|
|
|
|
|
|
|
|
|
#include "xhci.h"
|
|
|
|
|
|
2009-04-28 10:52:34 +08:00
|
|
|
|
/*
|
|
|
|
|
* Allocates a generic ring segment from the ring pool, sets the dma address,
|
|
|
|
|
* initializes the segment to zero, and sets the private next pointer to NULL.
|
|
|
|
|
*
|
|
|
|
|
* Section 4.11.1.1:
|
|
|
|
|
* "All components of all Command and Transfer TRBs shall be initialized to '0'"
|
|
|
|
|
*/
|
|
|
|
|
static struct xhci_segment *xhci_segment_alloc(struct xhci_hcd *xhci, gfp_t flags)
|
|
|
|
|
{
|
|
|
|
|
struct xhci_segment *seg;
|
|
|
|
|
dma_addr_t dma;
|
|
|
|
|
|
|
|
|
|
seg = kzalloc(sizeof *seg, flags);
|
|
|
|
|
if (!seg)
|
2010-04-19 23:53:50 +08:00
|
|
|
|
return NULL;
|
2009-04-30 10:14:08 +08:00
|
|
|
|
xhci_dbg(xhci, "Allocating priv segment structure at %p\n", seg);
|
2009-04-28 10:52:34 +08:00
|
|
|
|
|
|
|
|
|
seg->trbs = dma_pool_alloc(xhci->segment_pool, flags, &dma);
|
|
|
|
|
if (!seg->trbs) {
|
|
|
|
|
kfree(seg);
|
2010-04-19 23:53:50 +08:00
|
|
|
|
return NULL;
|
2009-04-28 10:52:34 +08:00
|
|
|
|
}
|
2009-04-30 10:14:08 +08:00
|
|
|
|
xhci_dbg(xhci, "// Allocating segment at %p (virtual) 0x%llx (DMA)\n",
|
|
|
|
|
seg->trbs, (unsigned long long)dma);
|
2009-04-28 10:52:34 +08:00
|
|
|
|
|
|
|
|
|
memset(seg->trbs, 0, SEGMENT_SIZE);
|
|
|
|
|
seg->dma = dma;
|
|
|
|
|
seg->next = NULL;
|
|
|
|
|
|
|
|
|
|
return seg;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static void xhci_segment_free(struct xhci_hcd *xhci, struct xhci_segment *seg)
|
|
|
|
|
{
|
|
|
|
|
if (!seg)
|
|
|
|
|
return;
|
|
|
|
|
if (seg->trbs) {
|
2009-04-30 10:14:08 +08:00
|
|
|
|
xhci_dbg(xhci, "Freeing DMA segment at %p (virtual) 0x%llx (DMA)\n",
|
|
|
|
|
seg->trbs, (unsigned long long)seg->dma);
|
2009-04-28 10:52:34 +08:00
|
|
|
|
dma_pool_free(xhci->segment_pool, seg->trbs, seg->dma);
|
|
|
|
|
seg->trbs = NULL;
|
|
|
|
|
}
|
2009-04-30 10:14:08 +08:00
|
|
|
|
xhci_dbg(xhci, "Freeing priv segment structure at %p\n", seg);
|
2009-04-28 10:52:34 +08:00
|
|
|
|
kfree(seg);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
/*
|
|
|
|
|
* Make the prev segment point to the next segment.
|
|
|
|
|
*
|
|
|
|
|
* Change the last TRB in the prev segment to be a Link TRB which points to the
|
|
|
|
|
* DMA address of the next segment. The caller needs to set any Link TRB
|
|
|
|
|
* related flags, such as End TRB, Toggle Cycle, and no snoop.
|
|
|
|
|
*/
|
|
|
|
|
static void xhci_link_segments(struct xhci_hcd *xhci, struct xhci_segment *prev,
|
|
|
|
|
struct xhci_segment *next, bool link_trbs)
|
|
|
|
|
{
|
|
|
|
|
u32 val;
|
|
|
|
|
|
|
|
|
|
if (!prev || !next)
|
|
|
|
|
return;
|
|
|
|
|
prev->next = next;
|
|
|
|
|
if (link_trbs) {
|
2011-06-01 08:22:55 +08:00
|
|
|
|
prev->trbs[TRBS_PER_SEGMENT-1].link.segment_ptr =
|
|
|
|
|
cpu_to_le64(next->dma);
|
2009-04-28 10:52:34 +08:00
|
|
|
|
|
|
|
|
|
/* Set the last TRB in the segment to have a TRB type ID of Link TRB */
|
2011-03-29 10:40:46 +08:00
|
|
|
|
val = le32_to_cpu(prev->trbs[TRBS_PER_SEGMENT-1].link.control);
|
2009-04-28 10:52:34 +08:00
|
|
|
|
val &= ~TRB_TYPE_BITMASK;
|
|
|
|
|
val |= TRB_TYPE(TRB_LINK);
|
2009-08-08 05:04:36 +08:00
|
|
|
|
/* Always set the chain bit with 0.95 hardware */
|
|
|
|
|
if (xhci_link_trb_quirk(xhci))
|
|
|
|
|
val |= TRB_CHAIN;
|
2011-03-29 10:40:46 +08:00
|
|
|
|
prev->trbs[TRBS_PER_SEGMENT-1].link.control = cpu_to_le32(val);
|
2009-04-28 10:52:34 +08:00
|
|
|
|
}
|
2009-04-30 10:14:08 +08:00
|
|
|
|
xhci_dbg(xhci, "Linking segment 0x%llx to segment 0x%llx (DMA)\n",
|
|
|
|
|
(unsigned long long)prev->dma,
|
|
|
|
|
(unsigned long long)next->dma);
|
2009-04-28 10:52:34 +08:00
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
/* XXX: Do we need the hcd structure in all these functions? */
|
USB: xhci: Bandwidth allocation support
Since the xHCI host controller hardware (xHC) has an internal schedule, it
needs a better representation of what devices are consuming bandwidth on
the bus. Each device is represented by a device context, with data about
the device, endpoints, and pointers to each endpoint ring.
We need to update the endpoint information for a device context before a
new configuration or alternate interface setting is selected. We setup an
input device context with modified endpoint information and newly
allocated endpoint rings, and then submit a Configure Endpoint Command to
the hardware.
The host controller can reject the new configuration if it exceeds the bus
bandwidth, or the host controller doesn't have enough internal resources
for the configuration. If the command fails, we still have the older
device context with the previous configuration. If the command succeeds,
we free the old endpoint rings.
The root hub isn't a real device, so always say yes to any bandwidth
changes for it.
The USB core will enable, disable, and then enable endpoint 0 several
times during the initialization sequence. The device will always have an
endpoint ring for endpoint 0 and bandwidth allocated for that, unless the
device is disconnected or gets a SetAddress 0 request. So we don't pay
attention for when xhci_check_bandwidth() is called for a re-add of
endpoint 0.
Signed-off-by: Sarah Sharp <sarah.a.sharp@linux.intel.com>
Signed-off-by: Greg Kroah-Hartman <gregkh@suse.de>
2009-04-28 10:58:38 +08:00
|
|
|
|
void xhci_ring_free(struct xhci_hcd *xhci, struct xhci_ring *ring)
|
2009-04-28 10:52:34 +08:00
|
|
|
|
{
|
|
|
|
|
struct xhci_segment *seg;
|
|
|
|
|
struct xhci_segment *first_seg;
|
|
|
|
|
|
|
|
|
|
if (!ring || !ring->first_seg)
|
|
|
|
|
return;
|
|
|
|
|
first_seg = ring->first_seg;
|
|
|
|
|
seg = first_seg->next;
|
2009-04-30 10:14:08 +08:00
|
|
|
|
xhci_dbg(xhci, "Freeing ring at %p\n", ring);
|
2009-04-28 10:52:34 +08:00
|
|
|
|
while (seg != first_seg) {
|
|
|
|
|
struct xhci_segment *next = seg->next;
|
|
|
|
|
xhci_segment_free(xhci, seg);
|
|
|
|
|
seg = next;
|
|
|
|
|
}
|
|
|
|
|
xhci_segment_free(xhci, first_seg);
|
|
|
|
|
ring->first_seg = NULL;
|
|
|
|
|
kfree(ring);
|
|
|
|
|
}
|
|
|
|
|
|
2009-12-04 01:44:29 +08:00
|
|
|
|
static void xhci_initialize_ring_info(struct xhci_ring *ring)
|
|
|
|
|
{
|
|
|
|
|
/* The ring is empty, so the enqueue pointer == dequeue pointer */
|
|
|
|
|
ring->enqueue = ring->first_seg->trbs;
|
|
|
|
|
ring->enq_seg = ring->first_seg;
|
|
|
|
|
ring->dequeue = ring->enqueue;
|
|
|
|
|
ring->deq_seg = ring->first_seg;
|
|
|
|
|
/* The ring is initialized to 0. The producer must write 1 to the cycle
|
|
|
|
|
* bit to handover ownership of the TRB, so PCS = 1. The consumer must
|
|
|
|
|
* compare CCS to the cycle bit to check ownership, so CCS = 1.
|
|
|
|
|
*/
|
|
|
|
|
ring->cycle_state = 1;
|
|
|
|
|
/* Not necessary for new rings, but needed for re-initialized rings */
|
|
|
|
|
ring->enq_updates = 0;
|
|
|
|
|
ring->deq_updates = 0;
|
|
|
|
|
}
|
|
|
|
|
|
2009-04-28 10:52:34 +08:00
|
|
|
|
/**
|
|
|
|
|
* Create a new ring with zero or more segments.
|
|
|
|
|
*
|
|
|
|
|
* Link each segment together into a ring.
|
|
|
|
|
* Set the end flag and the cycle toggle bit on the last segment.
|
|
|
|
|
* See section 4.9.1 and figures 15 and 16.
|
|
|
|
|
*/
|
|
|
|
|
static struct xhci_ring *xhci_ring_alloc(struct xhci_hcd *xhci,
|
|
|
|
|
unsigned int num_segs, bool link_trbs, gfp_t flags)
|
|
|
|
|
{
|
|
|
|
|
struct xhci_ring *ring;
|
|
|
|
|
struct xhci_segment *prev;
|
|
|
|
|
|
|
|
|
|
ring = kzalloc(sizeof *(ring), flags);
|
2009-04-30 10:14:08 +08:00
|
|
|
|
xhci_dbg(xhci, "Allocating ring at %p\n", ring);
|
2009-04-28 10:52:34 +08:00
|
|
|
|
if (!ring)
|
2010-04-19 23:53:50 +08:00
|
|
|
|
return NULL;
|
2009-04-28 10:52:34 +08:00
|
|
|
|
|
2009-04-28 10:58:01 +08:00
|
|
|
|
INIT_LIST_HEAD(&ring->td_list);
|
2009-04-28 10:52:34 +08:00
|
|
|
|
if (num_segs == 0)
|
|
|
|
|
return ring;
|
|
|
|
|
|
|
|
|
|
ring->first_seg = xhci_segment_alloc(xhci, flags);
|
|
|
|
|
if (!ring->first_seg)
|
|
|
|
|
goto fail;
|
|
|
|
|
num_segs--;
|
|
|
|
|
|
|
|
|
|
prev = ring->first_seg;
|
|
|
|
|
while (num_segs > 0) {
|
|
|
|
|
struct xhci_segment *next;
|
|
|
|
|
|
|
|
|
|
next = xhci_segment_alloc(xhci, flags);
|
|
|
|
|
if (!next)
|
|
|
|
|
goto fail;
|
|
|
|
|
xhci_link_segments(xhci, prev, next, link_trbs);
|
|
|
|
|
|
|
|
|
|
prev = next;
|
|
|
|
|
num_segs--;
|
|
|
|
|
}
|
|
|
|
|
xhci_link_segments(xhci, prev, ring->first_seg, link_trbs);
|
|
|
|
|
|
|
|
|
|
if (link_trbs) {
|
|
|
|
|
/* See section 4.9.2.1 and 6.4.4.1 */
|
2011-06-01 08:22:55 +08:00
|
|
|
|
prev->trbs[TRBS_PER_SEGMENT-1].link.control |=
|
|
|
|
|
cpu_to_le32(LINK_TOGGLE);
|
2009-04-28 10:52:34 +08:00
|
|
|
|
xhci_dbg(xhci, "Wrote link toggle flag to"
|
2009-04-30 10:14:08 +08:00
|
|
|
|
" segment %p (virtual), 0x%llx (DMA)\n",
|
|
|
|
|
prev, (unsigned long long)prev->dma);
|
2009-04-28 10:52:34 +08:00
|
|
|
|
}
|
2009-12-04 01:44:29 +08:00
|
|
|
|
xhci_initialize_ring_info(ring);
|
2009-04-28 10:52:34 +08:00
|
|
|
|
return ring;
|
|
|
|
|
|
|
|
|
|
fail:
|
|
|
|
|
xhci_ring_free(xhci, ring);
|
2010-04-19 23:53:50 +08:00
|
|
|
|
return NULL;
|
2009-04-28 10:52:34 +08:00
|
|
|
|
}
|
|
|
|
|
|
2009-12-10 07:59:01 +08:00
|
|
|
|
void xhci_free_or_cache_endpoint_ring(struct xhci_hcd *xhci,
|
|
|
|
|
struct xhci_virt_device *virt_dev,
|
|
|
|
|
unsigned int ep_index)
|
|
|
|
|
{
|
|
|
|
|
int rings_cached;
|
|
|
|
|
|
|
|
|
|
rings_cached = virt_dev->num_rings_cached;
|
|
|
|
|
if (rings_cached < XHCI_MAX_RINGS_CACHED) {
|
|
|
|
|
virt_dev->ring_cache[rings_cached] =
|
|
|
|
|
virt_dev->eps[ep_index].ring;
|
xhci: Fix memory leak in ring cache deallocation.
When an endpoint ring is freed, it is either cached in a per-device ring
cache, or simply freed if the ring cache is full. If the ring was added
to the cache, then virt_dev->num_rings_cached is incremented. The cache
is designed to hold up to 31 endpoint rings, in array indexes 0 to 30.
When the device is freed (when the slot was disabled),
xhci_free_virt_device() is called, it would free the cached rings in
array indexes 0 to virt_dev->num_rings_cached.
Unfortunately, the original code in xhci_free_or_cache_endpoint_ring()
would put the first entry into the ring cache in array index 1, instead of
array index 0. This was caused by the second assignment to rings_cached:
rings_cached = virt_dev->num_rings_cached;
if (rings_cached < XHCI_MAX_RINGS_CACHED) {
virt_dev->num_rings_cached++;
rings_cached = virt_dev->num_rings_cached;
virt_dev->ring_cache[rings_cached] =
virt_dev->eps[ep_index].ring;
This meant that when the device was freed, cached rings with indexes 0 to
N would be freed, and the last cached ring in index N+1 would not be
freed. When the driver was unloaded, this caused interesting messages
like:
xhci_hcd 0000:06:00.0: dma_pool_destroy xHCI ring segments, ffff880063040000 busy
This should be queued to stable kernels back to 2.6.33.
Signed-off-by: Sarah Sharp <sarah.a.sharp@linux.intel.com>
Cc: stable@kernel.org
2011-05-17 04:09:08 +08:00
|
|
|
|
virt_dev->num_rings_cached++;
|
2009-12-10 07:59:01 +08:00
|
|
|
|
xhci_dbg(xhci, "Cached old ring, "
|
|
|
|
|
"%d ring%s cached\n",
|
xhci: Fix memory leak in ring cache deallocation.
When an endpoint ring is freed, it is either cached in a per-device ring
cache, or simply freed if the ring cache is full. If the ring was added
to the cache, then virt_dev->num_rings_cached is incremented. The cache
is designed to hold up to 31 endpoint rings, in array indexes 0 to 30.
When the device is freed (when the slot was disabled),
xhci_free_virt_device() is called, it would free the cached rings in
array indexes 0 to virt_dev->num_rings_cached.
Unfortunately, the original code in xhci_free_or_cache_endpoint_ring()
would put the first entry into the ring cache in array index 1, instead of
array index 0. This was caused by the second assignment to rings_cached:
rings_cached = virt_dev->num_rings_cached;
if (rings_cached < XHCI_MAX_RINGS_CACHED) {
virt_dev->num_rings_cached++;
rings_cached = virt_dev->num_rings_cached;
virt_dev->ring_cache[rings_cached] =
virt_dev->eps[ep_index].ring;
This meant that when the device was freed, cached rings with indexes 0 to
N would be freed, and the last cached ring in index N+1 would not be
freed. When the driver was unloaded, this caused interesting messages
like:
xhci_hcd 0000:06:00.0: dma_pool_destroy xHCI ring segments, ffff880063040000 busy
This should be queued to stable kernels back to 2.6.33.
Signed-off-by: Sarah Sharp <sarah.a.sharp@linux.intel.com>
Cc: stable@kernel.org
2011-05-17 04:09:08 +08:00
|
|
|
|
virt_dev->num_rings_cached,
|
|
|
|
|
(virt_dev->num_rings_cached > 1) ? "s" : "");
|
2009-12-10 07:59:01 +08:00
|
|
|
|
} else {
|
|
|
|
|
xhci_ring_free(xhci, virt_dev->eps[ep_index].ring);
|
|
|
|
|
xhci_dbg(xhci, "Ring cache full (%d rings), "
|
|
|
|
|
"freeing ring\n",
|
|
|
|
|
virt_dev->num_rings_cached);
|
|
|
|
|
}
|
|
|
|
|
virt_dev->eps[ep_index].ring = NULL;
|
|
|
|
|
}
|
|
|
|
|
|
2009-12-04 01:44:29 +08:00
|
|
|
|
/* Zero an endpoint ring (except for link TRBs) and move the enqueue and dequeue
|
|
|
|
|
* pointers to the beginning of the ring.
|
|
|
|
|
*/
|
|
|
|
|
static void xhci_reinit_cached_ring(struct xhci_hcd *xhci,
|
|
|
|
|
struct xhci_ring *ring)
|
|
|
|
|
{
|
|
|
|
|
struct xhci_segment *seg = ring->first_seg;
|
|
|
|
|
do {
|
|
|
|
|
memset(seg->trbs, 0,
|
|
|
|
|
sizeof(union xhci_trb)*TRBS_PER_SEGMENT);
|
|
|
|
|
/* All endpoint rings have link TRBs */
|
|
|
|
|
xhci_link_segments(xhci, seg, seg->next, 1);
|
|
|
|
|
seg = seg->next;
|
|
|
|
|
} while (seg != ring->first_seg);
|
|
|
|
|
xhci_initialize_ring_info(ring);
|
|
|
|
|
/* td list should be empty since all URBs have been cancelled,
|
|
|
|
|
* but just in case...
|
|
|
|
|
*/
|
|
|
|
|
INIT_LIST_HEAD(&ring->td_list);
|
|
|
|
|
}
|
|
|
|
|
|
2009-07-28 03:05:15 +08:00
|
|
|
|
#define CTX_SIZE(_hcc) (HCC_64BYTE_CONTEXT(_hcc) ? 64 : 32)
|
|
|
|
|
|
2010-04-19 23:53:50 +08:00
|
|
|
|
static struct xhci_container_ctx *xhci_alloc_container_ctx(struct xhci_hcd *xhci,
|
2009-07-28 03:05:15 +08:00
|
|
|
|
int type, gfp_t flags)
|
|
|
|
|
{
|
|
|
|
|
struct xhci_container_ctx *ctx = kzalloc(sizeof(*ctx), flags);
|
|
|
|
|
if (!ctx)
|
|
|
|
|
return NULL;
|
|
|
|
|
|
|
|
|
|
BUG_ON((type != XHCI_CTX_TYPE_DEVICE) && (type != XHCI_CTX_TYPE_INPUT));
|
|
|
|
|
ctx->type = type;
|
|
|
|
|
ctx->size = HCC_64BYTE_CONTEXT(xhci->hcc_params) ? 2048 : 1024;
|
|
|
|
|
if (type == XHCI_CTX_TYPE_INPUT)
|
|
|
|
|
ctx->size += CTX_SIZE(xhci->hcc_params);
|
|
|
|
|
|
|
|
|
|
ctx->bytes = dma_pool_alloc(xhci->device_pool, flags, &ctx->dma);
|
|
|
|
|
memset(ctx->bytes, 0, ctx->size);
|
|
|
|
|
return ctx;
|
|
|
|
|
}
|
|
|
|
|
|
2010-04-19 23:53:50 +08:00
|
|
|
|
static void xhci_free_container_ctx(struct xhci_hcd *xhci,
|
2009-07-28 03:05:15 +08:00
|
|
|
|
struct xhci_container_ctx *ctx)
|
|
|
|
|
{
|
2009-12-10 07:59:03 +08:00
|
|
|
|
if (!ctx)
|
|
|
|
|
return;
|
2009-07-28 03:05:15 +08:00
|
|
|
|
dma_pool_free(xhci->device_pool, ctx->bytes, ctx->dma);
|
|
|
|
|
kfree(ctx);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
struct xhci_input_control_ctx *xhci_get_input_control_ctx(struct xhci_hcd *xhci,
|
|
|
|
|
struct xhci_container_ctx *ctx)
|
|
|
|
|
{
|
|
|
|
|
BUG_ON(ctx->type != XHCI_CTX_TYPE_INPUT);
|
|
|
|
|
return (struct xhci_input_control_ctx *)ctx->bytes;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
struct xhci_slot_ctx *xhci_get_slot_ctx(struct xhci_hcd *xhci,
|
|
|
|
|
struct xhci_container_ctx *ctx)
|
|
|
|
|
{
|
|
|
|
|
if (ctx->type == XHCI_CTX_TYPE_DEVICE)
|
|
|
|
|
return (struct xhci_slot_ctx *)ctx->bytes;
|
|
|
|
|
|
|
|
|
|
return (struct xhci_slot_ctx *)
|
|
|
|
|
(ctx->bytes + CTX_SIZE(xhci->hcc_params));
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
struct xhci_ep_ctx *xhci_get_ep_ctx(struct xhci_hcd *xhci,
|
|
|
|
|
struct xhci_container_ctx *ctx,
|
|
|
|
|
unsigned int ep_index)
|
|
|
|
|
{
|
|
|
|
|
/* increment ep index by offset of start of ep ctx array */
|
|
|
|
|
ep_index++;
|
|
|
|
|
if (ctx->type == XHCI_CTX_TYPE_INPUT)
|
|
|
|
|
ep_index++;
|
|
|
|
|
|
|
|
|
|
return (struct xhci_ep_ctx *)
|
|
|
|
|
(ctx->bytes + (ep_index * CTX_SIZE(xhci->hcc_params)));
|
|
|
|
|
}
|
|
|
|
|
|
USB: xhci: Add memory allocation for USB3 bulk streams.
Add support for allocating streams for USB 3.0 bulk endpoints. See
Documentation/usb/bulk-streams.txt for more information about how and why
you would use streams.
When an endpoint has streams enabled, instead of having one ring where all
transfers are enqueued to the hardware, it has several rings. The ring
dequeue pointer in the endpoint context is changed to point to a "Stream
Context Array". This is basically an array of pointers to transfer rings,
one for each stream ID that the driver wants to use.
The Stream Context Array size must be a power of two, and host controllers
can place a limit on the size of the array (4 to 2^16 entries). These
two facts make calculating the size of the Stream Context Array and the
number of entries actually used by the driver a bit tricky.
Besides the Stream Context Array and rings for all the stream IDs, we need
one more data structure. The xHCI hardware will not tell us which stream
ID a transfer event was for, but it will give us the slot ID, endpoint
index, and physical address for the TRB that caused the event. For every
endpoint on a device, add a radix tree to map physical TRB addresses to
virtual segments within a stream ring.
Keep track of whether an endpoint is transitioning to using streams, and
don't enqueue any URBs while that's taking place. Refuse to transition an
endpoint to streams if there are already URBs enqueued for that endpoint.
We need to make sure that freeing streams does not fail, since a driver's
disconnect() function may attempt to do this, and it cannot fail.
Pre-allocate the command structure used to issue the Configure Endpoint
command, and reserve space on the command ring for each stream endpoint.
This may be a bit overkill, but it is permissible for the driver to
allocate all streams in one call and free them in multiple calls. (It is
not advised, however, since it is a waste of resources and time.)
Even with the memory and ring room pre-allocated, freeing streams can
still fail because the xHC rejects the configure endpoint command. It is
valid (by the xHCI 0.96 spec) to return a "Bandwidth Error" or a "Resource
Error" for a configure endpoint command. We should never see a Bandwidth
Error, since bulk endpoints do not effect the reserved bandwidth. The
host controller can still return a Resource Error, but it's improbable
since the xHC would be going from a more resource-intensive configuration
(streams) to a less resource-intensive configuration (no streams).
If the xHC returns a Resource Error, the endpoint will be stuck with
streams and will be unusable for drivers. It's an unavoidable consequence
of broken host controller hardware.
Includes bug fixes from the original patch, contributed by
John Youn <John.Youn@synopsys.com> and Andy Green <AGreen@PLXTech.com>
Signed-off-by: Sarah Sharp <sarah.a.sharp@linux.intel.com>
Signed-off-by: Greg Kroah-Hartman <gregkh@suse.de>
2010-04-03 06:34:16 +08:00
|
|
|
|
|
|
|
|
|
/***************** Streams structures manipulation *************************/
|
|
|
|
|
|
2011-02-09 05:55:59 +08:00
|
|
|
|
static void xhci_free_stream_ctx(struct xhci_hcd *xhci,
|
USB: xhci: Add memory allocation for USB3 bulk streams.
Add support for allocating streams for USB 3.0 bulk endpoints. See
Documentation/usb/bulk-streams.txt for more information about how and why
you would use streams.
When an endpoint has streams enabled, instead of having one ring where all
transfers are enqueued to the hardware, it has several rings. The ring
dequeue pointer in the endpoint context is changed to point to a "Stream
Context Array". This is basically an array of pointers to transfer rings,
one for each stream ID that the driver wants to use.
The Stream Context Array size must be a power of two, and host controllers
can place a limit on the size of the array (4 to 2^16 entries). These
two facts make calculating the size of the Stream Context Array and the
number of entries actually used by the driver a bit tricky.
Besides the Stream Context Array and rings for all the stream IDs, we need
one more data structure. The xHCI hardware will not tell us which stream
ID a transfer event was for, but it will give us the slot ID, endpoint
index, and physical address for the TRB that caused the event. For every
endpoint on a device, add a radix tree to map physical TRB addresses to
virtual segments within a stream ring.
Keep track of whether an endpoint is transitioning to using streams, and
don't enqueue any URBs while that's taking place. Refuse to transition an
endpoint to streams if there are already URBs enqueued for that endpoint.
We need to make sure that freeing streams does not fail, since a driver's
disconnect() function may attempt to do this, and it cannot fail.
Pre-allocate the command structure used to issue the Configure Endpoint
command, and reserve space on the command ring for each stream endpoint.
This may be a bit overkill, but it is permissible for the driver to
allocate all streams in one call and free them in multiple calls. (It is
not advised, however, since it is a waste of resources and time.)
Even with the memory and ring room pre-allocated, freeing streams can
still fail because the xHC rejects the configure endpoint command. It is
valid (by the xHCI 0.96 spec) to return a "Bandwidth Error" or a "Resource
Error" for a configure endpoint command. We should never see a Bandwidth
Error, since bulk endpoints do not effect the reserved bandwidth. The
host controller can still return a Resource Error, but it's improbable
since the xHC would be going from a more resource-intensive configuration
(streams) to a less resource-intensive configuration (no streams).
If the xHC returns a Resource Error, the endpoint will be stuck with
streams and will be unusable for drivers. It's an unavoidable consequence
of broken host controller hardware.
Includes bug fixes from the original patch, contributed by
John Youn <John.Youn@synopsys.com> and Andy Green <AGreen@PLXTech.com>
Signed-off-by: Sarah Sharp <sarah.a.sharp@linux.intel.com>
Signed-off-by: Greg Kroah-Hartman <gregkh@suse.de>
2010-04-03 06:34:16 +08:00
|
|
|
|
unsigned int num_stream_ctxs,
|
|
|
|
|
struct xhci_stream_ctx *stream_ctx, dma_addr_t dma)
|
|
|
|
|
{
|
|
|
|
|
struct pci_dev *pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
|
|
|
|
|
|
|
|
|
|
if (num_stream_ctxs > MEDIUM_STREAM_ARRAY_SIZE)
|
|
|
|
|
pci_free_consistent(pdev,
|
|
|
|
|
sizeof(struct xhci_stream_ctx)*num_stream_ctxs,
|
|
|
|
|
stream_ctx, dma);
|
|
|
|
|
else if (num_stream_ctxs <= SMALL_STREAM_ARRAY_SIZE)
|
|
|
|
|
return dma_pool_free(xhci->small_streams_pool,
|
|
|
|
|
stream_ctx, dma);
|
|
|
|
|
else
|
|
|
|
|
return dma_pool_free(xhci->medium_streams_pool,
|
|
|
|
|
stream_ctx, dma);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
/*
|
|
|
|
|
* The stream context array for each endpoint with bulk streams enabled can
|
|
|
|
|
* vary in size, based on:
|
|
|
|
|
* - how many streams the endpoint supports,
|
|
|
|
|
* - the maximum primary stream array size the host controller supports,
|
|
|
|
|
* - and how many streams the device driver asks for.
|
|
|
|
|
*
|
|
|
|
|
* The stream context array must be a power of 2, and can be as small as
|
|
|
|
|
* 64 bytes or as large as 1MB.
|
|
|
|
|
*/
|
2011-02-09 05:55:59 +08:00
|
|
|
|
static struct xhci_stream_ctx *xhci_alloc_stream_ctx(struct xhci_hcd *xhci,
|
USB: xhci: Add memory allocation for USB3 bulk streams.
Add support for allocating streams for USB 3.0 bulk endpoints. See
Documentation/usb/bulk-streams.txt for more information about how and why
you would use streams.
When an endpoint has streams enabled, instead of having one ring where all
transfers are enqueued to the hardware, it has several rings. The ring
dequeue pointer in the endpoint context is changed to point to a "Stream
Context Array". This is basically an array of pointers to transfer rings,
one for each stream ID that the driver wants to use.
The Stream Context Array size must be a power of two, and host controllers
can place a limit on the size of the array (4 to 2^16 entries). These
two facts make calculating the size of the Stream Context Array and the
number of entries actually used by the driver a bit tricky.
Besides the Stream Context Array and rings for all the stream IDs, we need
one more data structure. The xHCI hardware will not tell us which stream
ID a transfer event was for, but it will give us the slot ID, endpoint
index, and physical address for the TRB that caused the event. For every
endpoint on a device, add a radix tree to map physical TRB addresses to
virtual segments within a stream ring.
Keep track of whether an endpoint is transitioning to using streams, and
don't enqueue any URBs while that's taking place. Refuse to transition an
endpoint to streams if there are already URBs enqueued for that endpoint.
We need to make sure that freeing streams does not fail, since a driver's
disconnect() function may attempt to do this, and it cannot fail.
Pre-allocate the command structure used to issue the Configure Endpoint
command, and reserve space on the command ring for each stream endpoint.
This may be a bit overkill, but it is permissible for the driver to
allocate all streams in one call and free them in multiple calls. (It is
not advised, however, since it is a waste of resources and time.)
Even with the memory and ring room pre-allocated, freeing streams can
still fail because the xHC rejects the configure endpoint command. It is
valid (by the xHCI 0.96 spec) to return a "Bandwidth Error" or a "Resource
Error" for a configure endpoint command. We should never see a Bandwidth
Error, since bulk endpoints do not effect the reserved bandwidth. The
host controller can still return a Resource Error, but it's improbable
since the xHC would be going from a more resource-intensive configuration
(streams) to a less resource-intensive configuration (no streams).
If the xHC returns a Resource Error, the endpoint will be stuck with
streams and will be unusable for drivers. It's an unavoidable consequence
of broken host controller hardware.
Includes bug fixes from the original patch, contributed by
John Youn <John.Youn@synopsys.com> and Andy Green <AGreen@PLXTech.com>
Signed-off-by: Sarah Sharp <sarah.a.sharp@linux.intel.com>
Signed-off-by: Greg Kroah-Hartman <gregkh@suse.de>
2010-04-03 06:34:16 +08:00
|
|
|
|
unsigned int num_stream_ctxs, dma_addr_t *dma,
|
|
|
|
|
gfp_t mem_flags)
|
|
|
|
|
{
|
|
|
|
|
struct pci_dev *pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
|
|
|
|
|
|
|
|
|
|
if (num_stream_ctxs > MEDIUM_STREAM_ARRAY_SIZE)
|
|
|
|
|
return pci_alloc_consistent(pdev,
|
|
|
|
|
sizeof(struct xhci_stream_ctx)*num_stream_ctxs,
|
|
|
|
|
dma);
|
|
|
|
|
else if (num_stream_ctxs <= SMALL_STREAM_ARRAY_SIZE)
|
|
|
|
|
return dma_pool_alloc(xhci->small_streams_pool,
|
|
|
|
|
mem_flags, dma);
|
|
|
|
|
else
|
|
|
|
|
return dma_pool_alloc(xhci->medium_streams_pool,
|
|
|
|
|
mem_flags, dma);
|
|
|
|
|
}
|
|
|
|
|
|
2010-04-03 06:34:43 +08:00
|
|
|
|
struct xhci_ring *xhci_dma_to_transfer_ring(
|
|
|
|
|
struct xhci_virt_ep *ep,
|
|
|
|
|
u64 address)
|
|
|
|
|
{
|
|
|
|
|
if (ep->ep_state & EP_HAS_STREAMS)
|
|
|
|
|
return radix_tree_lookup(&ep->stream_info->trb_address_map,
|
|
|
|
|
address >> SEGMENT_SHIFT);
|
|
|
|
|
return ep->ring;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
/* Only use this when you know stream_info is valid */
|
USB: xhci: Add memory allocation for USB3 bulk streams.
Add support for allocating streams for USB 3.0 bulk endpoints. See
Documentation/usb/bulk-streams.txt for more information about how and why
you would use streams.
When an endpoint has streams enabled, instead of having one ring where all
transfers are enqueued to the hardware, it has several rings. The ring
dequeue pointer in the endpoint context is changed to point to a "Stream
Context Array". This is basically an array of pointers to transfer rings,
one for each stream ID that the driver wants to use.
The Stream Context Array size must be a power of two, and host controllers
can place a limit on the size of the array (4 to 2^16 entries). These
two facts make calculating the size of the Stream Context Array and the
number of entries actually used by the driver a bit tricky.
Besides the Stream Context Array and rings for all the stream IDs, we need
one more data structure. The xHCI hardware will not tell us which stream
ID a transfer event was for, but it will give us the slot ID, endpoint
index, and physical address for the TRB that caused the event. For every
endpoint on a device, add a radix tree to map physical TRB addresses to
virtual segments within a stream ring.
Keep track of whether an endpoint is transitioning to using streams, and
don't enqueue any URBs while that's taking place. Refuse to transition an
endpoint to streams if there are already URBs enqueued for that endpoint.
We need to make sure that freeing streams does not fail, since a driver's
disconnect() function may attempt to do this, and it cannot fail.
Pre-allocate the command structure used to issue the Configure Endpoint
command, and reserve space on the command ring for each stream endpoint.
This may be a bit overkill, but it is permissible for the driver to
allocate all streams in one call and free them in multiple calls. (It is
not advised, however, since it is a waste of resources and time.)
Even with the memory and ring room pre-allocated, freeing streams can
still fail because the xHC rejects the configure endpoint command. It is
valid (by the xHCI 0.96 spec) to return a "Bandwidth Error" or a "Resource
Error" for a configure endpoint command. We should never see a Bandwidth
Error, since bulk endpoints do not effect the reserved bandwidth. The
host controller can still return a Resource Error, but it's improbable
since the xHC would be going from a more resource-intensive configuration
(streams) to a less resource-intensive configuration (no streams).
If the xHC returns a Resource Error, the endpoint will be stuck with
streams and will be unusable for drivers. It's an unavoidable consequence
of broken host controller hardware.
Includes bug fixes from the original patch, contributed by
John Youn <John.Youn@synopsys.com> and Andy Green <AGreen@PLXTech.com>
Signed-off-by: Sarah Sharp <sarah.a.sharp@linux.intel.com>
Signed-off-by: Greg Kroah-Hartman <gregkh@suse.de>
2010-04-03 06:34:16 +08:00
|
|
|
|
#ifdef CONFIG_USB_XHCI_HCD_DEBUGGING
|
2010-04-03 06:34:43 +08:00
|
|
|
|
static struct xhci_ring *dma_to_stream_ring(
|
USB: xhci: Add memory allocation for USB3 bulk streams.
Add support for allocating streams for USB 3.0 bulk endpoints. See
Documentation/usb/bulk-streams.txt for more information about how and why
you would use streams.
When an endpoint has streams enabled, instead of having one ring where all
transfers are enqueued to the hardware, it has several rings. The ring
dequeue pointer in the endpoint context is changed to point to a "Stream
Context Array". This is basically an array of pointers to transfer rings,
one for each stream ID that the driver wants to use.
The Stream Context Array size must be a power of two, and host controllers
can place a limit on the size of the array (4 to 2^16 entries). These
two facts make calculating the size of the Stream Context Array and the
number of entries actually used by the driver a bit tricky.
Besides the Stream Context Array and rings for all the stream IDs, we need
one more data structure. The xHCI hardware will not tell us which stream
ID a transfer event was for, but it will give us the slot ID, endpoint
index, and physical address for the TRB that caused the event. For every
endpoint on a device, add a radix tree to map physical TRB addresses to
virtual segments within a stream ring.
Keep track of whether an endpoint is transitioning to using streams, and
don't enqueue any URBs while that's taking place. Refuse to transition an
endpoint to streams if there are already URBs enqueued for that endpoint.
We need to make sure that freeing streams does not fail, since a driver's
disconnect() function may attempt to do this, and it cannot fail.
Pre-allocate the command structure used to issue the Configure Endpoint
command, and reserve space on the command ring for each stream endpoint.
This may be a bit overkill, but it is permissible for the driver to
allocate all streams in one call and free them in multiple calls. (It is
not advised, however, since it is a waste of resources and time.)
Even with the memory and ring room pre-allocated, freeing streams can
still fail because the xHC rejects the configure endpoint command. It is
valid (by the xHCI 0.96 spec) to return a "Bandwidth Error" or a "Resource
Error" for a configure endpoint command. We should never see a Bandwidth
Error, since bulk endpoints do not effect the reserved bandwidth. The
host controller can still return a Resource Error, but it's improbable
since the xHC would be going from a more resource-intensive configuration
(streams) to a less resource-intensive configuration (no streams).
If the xHC returns a Resource Error, the endpoint will be stuck with
streams and will be unusable for drivers. It's an unavoidable consequence
of broken host controller hardware.
Includes bug fixes from the original patch, contributed by
John Youn <John.Youn@synopsys.com> and Andy Green <AGreen@PLXTech.com>
Signed-off-by: Sarah Sharp <sarah.a.sharp@linux.intel.com>
Signed-off-by: Greg Kroah-Hartman <gregkh@suse.de>
2010-04-03 06:34:16 +08:00
|
|
|
|
struct xhci_stream_info *stream_info,
|
|
|
|
|
u64 address)
|
|
|
|
|
{
|
|
|
|
|
return radix_tree_lookup(&stream_info->trb_address_map,
|
|
|
|
|
address >> SEGMENT_SHIFT);
|
|
|
|
|
}
|
|
|
|
|
#endif /* CONFIG_USB_XHCI_HCD_DEBUGGING */
|
|
|
|
|
|
2010-04-03 06:34:43 +08:00
|
|
|
|
struct xhci_ring *xhci_stream_id_to_ring(
|
|
|
|
|
struct xhci_virt_device *dev,
|
|
|
|
|
unsigned int ep_index,
|
|
|
|
|
unsigned int stream_id)
|
|
|
|
|
{
|
|
|
|
|
struct xhci_virt_ep *ep = &dev->eps[ep_index];
|
|
|
|
|
|
|
|
|
|
if (stream_id == 0)
|
|
|
|
|
return ep->ring;
|
|
|
|
|
if (!ep->stream_info)
|
|
|
|
|
return NULL;
|
|
|
|
|
|
|
|
|
|
if (stream_id > ep->stream_info->num_streams)
|
|
|
|
|
return NULL;
|
|
|
|
|
return ep->stream_info->stream_rings[stream_id];
|
|
|
|
|
}
|
|
|
|
|
|
USB: xhci: Add memory allocation for USB3 bulk streams.
Add support for allocating streams for USB 3.0 bulk endpoints. See
Documentation/usb/bulk-streams.txt for more information about how and why
you would use streams.
When an endpoint has streams enabled, instead of having one ring where all
transfers are enqueued to the hardware, it has several rings. The ring
dequeue pointer in the endpoint context is changed to point to a "Stream
Context Array". This is basically an array of pointers to transfer rings,
one for each stream ID that the driver wants to use.
The Stream Context Array size must be a power of two, and host controllers
can place a limit on the size of the array (4 to 2^16 entries). These
two facts make calculating the size of the Stream Context Array and the
number of entries actually used by the driver a bit tricky.
Besides the Stream Context Array and rings for all the stream IDs, we need
one more data structure. The xHCI hardware will not tell us which stream
ID a transfer event was for, but it will give us the slot ID, endpoint
index, and physical address for the TRB that caused the event. For every
endpoint on a device, add a radix tree to map physical TRB addresses to
virtual segments within a stream ring.
Keep track of whether an endpoint is transitioning to using streams, and
don't enqueue any URBs while that's taking place. Refuse to transition an
endpoint to streams if there are already URBs enqueued for that endpoint.
We need to make sure that freeing streams does not fail, since a driver's
disconnect() function may attempt to do this, and it cannot fail.
Pre-allocate the command structure used to issue the Configure Endpoint
command, and reserve space on the command ring for each stream endpoint.
This may be a bit overkill, but it is permissible for the driver to
allocate all streams in one call and free them in multiple calls. (It is
not advised, however, since it is a waste of resources and time.)
Even with the memory and ring room pre-allocated, freeing streams can
still fail because the xHC rejects the configure endpoint command. It is
valid (by the xHCI 0.96 spec) to return a "Bandwidth Error" or a "Resource
Error" for a configure endpoint command. We should never see a Bandwidth
Error, since bulk endpoints do not effect the reserved bandwidth. The
host controller can still return a Resource Error, but it's improbable
since the xHC would be going from a more resource-intensive configuration
(streams) to a less resource-intensive configuration (no streams).
If the xHC returns a Resource Error, the endpoint will be stuck with
streams and will be unusable for drivers. It's an unavoidable consequence
of broken host controller hardware.
Includes bug fixes from the original patch, contributed by
John Youn <John.Youn@synopsys.com> and Andy Green <AGreen@PLXTech.com>
Signed-off-by: Sarah Sharp <sarah.a.sharp@linux.intel.com>
Signed-off-by: Greg Kroah-Hartman <gregkh@suse.de>
2010-04-03 06:34:16 +08:00
|
|
|
|
#ifdef CONFIG_USB_XHCI_HCD_DEBUGGING
|
|
|
|
|
static int xhci_test_radix_tree(struct xhci_hcd *xhci,
|
|
|
|
|
unsigned int num_streams,
|
|
|
|
|
struct xhci_stream_info *stream_info)
|
|
|
|
|
{
|
|
|
|
|
u32 cur_stream;
|
|
|
|
|
struct xhci_ring *cur_ring;
|
|
|
|
|
u64 addr;
|
|
|
|
|
|
|
|
|
|
for (cur_stream = 1; cur_stream < num_streams; cur_stream++) {
|
|
|
|
|
struct xhci_ring *mapped_ring;
|
|
|
|
|
int trb_size = sizeof(union xhci_trb);
|
|
|
|
|
|
|
|
|
|
cur_ring = stream_info->stream_rings[cur_stream];
|
|
|
|
|
for (addr = cur_ring->first_seg->dma;
|
|
|
|
|
addr < cur_ring->first_seg->dma + SEGMENT_SIZE;
|
|
|
|
|
addr += trb_size) {
|
|
|
|
|
mapped_ring = dma_to_stream_ring(stream_info, addr);
|
|
|
|
|
if (cur_ring != mapped_ring) {
|
|
|
|
|
xhci_warn(xhci, "WARN: DMA address 0x%08llx "
|
|
|
|
|
"didn't map to stream ID %u; "
|
|
|
|
|
"mapped to ring %p\n",
|
|
|
|
|
(unsigned long long) addr,
|
|
|
|
|
cur_stream,
|
|
|
|
|
mapped_ring);
|
|
|
|
|
return -EINVAL;
|
|
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
/* One TRB after the end of the ring segment shouldn't return a
|
|
|
|
|
* pointer to the current ring (although it may be a part of a
|
|
|
|
|
* different ring).
|
|
|
|
|
*/
|
|
|
|
|
mapped_ring = dma_to_stream_ring(stream_info, addr);
|
|
|
|
|
if (mapped_ring != cur_ring) {
|
|
|
|
|
/* One TRB before should also fail */
|
|
|
|
|
addr = cur_ring->first_seg->dma - trb_size;
|
|
|
|
|
mapped_ring = dma_to_stream_ring(stream_info, addr);
|
|
|
|
|
}
|
|
|
|
|
if (mapped_ring == cur_ring) {
|
|
|
|
|
xhci_warn(xhci, "WARN: Bad DMA address 0x%08llx "
|
|
|
|
|
"mapped to valid stream ID %u; "
|
|
|
|
|
"mapped ring = %p\n",
|
|
|
|
|
(unsigned long long) addr,
|
|
|
|
|
cur_stream,
|
|
|
|
|
mapped_ring);
|
|
|
|
|
return -EINVAL;
|
|
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
return 0;
|
|
|
|
|
}
|
|
|
|
|
#endif /* CONFIG_USB_XHCI_HCD_DEBUGGING */
|
|
|
|
|
|
|
|
|
|
/*
|
|
|
|
|
* Change an endpoint's internal structure so it supports stream IDs. The
|
|
|
|
|
* number of requested streams includes stream 0, which cannot be used by device
|
|
|
|
|
* drivers.
|
|
|
|
|
*
|
|
|
|
|
* The number of stream contexts in the stream context array may be bigger than
|
|
|
|
|
* the number of streams the driver wants to use. This is because the number of
|
|
|
|
|
* stream context array entries must be a power of two.
|
|
|
|
|
*
|
|
|
|
|
* We need a radix tree for mapping physical addresses of TRBs to which stream
|
|
|
|
|
* ID they belong to. We need to do this because the host controller won't tell
|
|
|
|
|
* us which stream ring the TRB came from. We could store the stream ID in an
|
|
|
|
|
* event data TRB, but that doesn't help us for the cancellation case, since the
|
|
|
|
|
* endpoint may stop before it reaches that event data TRB.
|
|
|
|
|
*
|
|
|
|
|
* The radix tree maps the upper portion of the TRB DMA address to a ring
|
|
|
|
|
* segment that has the same upper portion of DMA addresses. For example, say I
|
|
|
|
|
* have segments of size 1KB, that are always 64-byte aligned. A segment may
|
|
|
|
|
* start at 0x10c91000 and end at 0x10c913f0. If I use the upper 10 bits, the
|
|
|
|
|
* key to the stream ID is 0x43244. I can use the DMA address of the TRB to
|
|
|
|
|
* pass the radix tree a key to get the right stream ID:
|
|
|
|
|
*
|
|
|
|
|
* 0x10c90fff >> 10 = 0x43243
|
|
|
|
|
* 0x10c912c0 >> 10 = 0x43244
|
|
|
|
|
* 0x10c91400 >> 10 = 0x43245
|
|
|
|
|
*
|
|
|
|
|
* Obviously, only those TRBs with DMA addresses that are within the segment
|
|
|
|
|
* will make the radix tree return the stream ID for that ring.
|
|
|
|
|
*
|
|
|
|
|
* Caveats for the radix tree:
|
|
|
|
|
*
|
|
|
|
|
* The radix tree uses an unsigned long as a key pair. On 32-bit systems, an
|
|
|
|
|
* unsigned long will be 32-bits; on a 64-bit system an unsigned long will be
|
|
|
|
|
* 64-bits. Since we only request 32-bit DMA addresses, we can use that as the
|
|
|
|
|
* key on 32-bit or 64-bit systems (it would also be fine if we asked for 64-bit
|
|
|
|
|
* PCI DMA addresses on a 64-bit system). There might be a problem on 32-bit
|
|
|
|
|
* extended systems (where the DMA address can be bigger than 32-bits),
|
|
|
|
|
* if we allow the PCI dma mask to be bigger than 32-bits. So don't do that.
|
|
|
|
|
*/
|
|
|
|
|
struct xhci_stream_info *xhci_alloc_stream_info(struct xhci_hcd *xhci,
|
|
|
|
|
unsigned int num_stream_ctxs,
|
|
|
|
|
unsigned int num_streams, gfp_t mem_flags)
|
|
|
|
|
{
|
|
|
|
|
struct xhci_stream_info *stream_info;
|
|
|
|
|
u32 cur_stream;
|
|
|
|
|
struct xhci_ring *cur_ring;
|
|
|
|
|
unsigned long key;
|
|
|
|
|
u64 addr;
|
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
|
|
xhci_dbg(xhci, "Allocating %u streams and %u "
|
|
|
|
|
"stream context array entries.\n",
|
|
|
|
|
num_streams, num_stream_ctxs);
|
|
|
|
|
if (xhci->cmd_ring_reserved_trbs == MAX_RSVD_CMD_TRBS) {
|
|
|
|
|
xhci_dbg(xhci, "Command ring has no reserved TRBs available\n");
|
|
|
|
|
return NULL;
|
|
|
|
|
}
|
|
|
|
|
xhci->cmd_ring_reserved_trbs++;
|
|
|
|
|
|
|
|
|
|
stream_info = kzalloc(sizeof(struct xhci_stream_info), mem_flags);
|
|
|
|
|
if (!stream_info)
|
|
|
|
|
goto cleanup_trbs;
|
|
|
|
|
|
|
|
|
|
stream_info->num_streams = num_streams;
|
|
|
|
|
stream_info->num_stream_ctxs = num_stream_ctxs;
|
|
|
|
|
|
|
|
|
|
/* Initialize the array of virtual pointers to stream rings. */
|
|
|
|
|
stream_info->stream_rings = kzalloc(
|
|
|
|
|
sizeof(struct xhci_ring *)*num_streams,
|
|
|
|
|
mem_flags);
|
|
|
|
|
if (!stream_info->stream_rings)
|
|
|
|
|
goto cleanup_info;
|
|
|
|
|
|
|
|
|
|
/* Initialize the array of DMA addresses for stream rings for the HW. */
|
|
|
|
|
stream_info->stream_ctx_array = xhci_alloc_stream_ctx(xhci,
|
|
|
|
|
num_stream_ctxs, &stream_info->ctx_array_dma,
|
|
|
|
|
mem_flags);
|
|
|
|
|
if (!stream_info->stream_ctx_array)
|
|
|
|
|
goto cleanup_ctx;
|
|
|
|
|
memset(stream_info->stream_ctx_array, 0,
|
|
|
|
|
sizeof(struct xhci_stream_ctx)*num_stream_ctxs);
|
|
|
|
|
|
|
|
|
|
/* Allocate everything needed to free the stream rings later */
|
|
|
|
|
stream_info->free_streams_command =
|
|
|
|
|
xhci_alloc_command(xhci, true, true, mem_flags);
|
|
|
|
|
if (!stream_info->free_streams_command)
|
|
|
|
|
goto cleanup_ctx;
|
|
|
|
|
|
|
|
|
|
INIT_RADIX_TREE(&stream_info->trb_address_map, GFP_ATOMIC);
|
|
|
|
|
|
|
|
|
|
/* Allocate rings for all the streams that the driver will use,
|
|
|
|
|
* and add their segment DMA addresses to the radix tree.
|
|
|
|
|
* Stream 0 is reserved.
|
|
|
|
|
*/
|
|
|
|
|
for (cur_stream = 1; cur_stream < num_streams; cur_stream++) {
|
|
|
|
|
stream_info->stream_rings[cur_stream] =
|
|
|
|
|
xhci_ring_alloc(xhci, 1, true, mem_flags);
|
|
|
|
|
cur_ring = stream_info->stream_rings[cur_stream];
|
|
|
|
|
if (!cur_ring)
|
|
|
|
|
goto cleanup_rings;
|
2010-04-03 06:34:43 +08:00
|
|
|
|
cur_ring->stream_id = cur_stream;
|
USB: xhci: Add memory allocation for USB3 bulk streams.
Add support for allocating streams for USB 3.0 bulk endpoints. See
Documentation/usb/bulk-streams.txt for more information about how and why
you would use streams.
When an endpoint has streams enabled, instead of having one ring where all
transfers are enqueued to the hardware, it has several rings. The ring
dequeue pointer in the endpoint context is changed to point to a "Stream
Context Array". This is basically an array of pointers to transfer rings,
one for each stream ID that the driver wants to use.
The Stream Context Array size must be a power of two, and host controllers
can place a limit on the size of the array (4 to 2^16 entries). These
two facts make calculating the size of the Stream Context Array and the
number of entries actually used by the driver a bit tricky.
Besides the Stream Context Array and rings for all the stream IDs, we need
one more data structure. The xHCI hardware will not tell us which stream
ID a transfer event was for, but it will give us the slot ID, endpoint
index, and physical address for the TRB that caused the event. For every
endpoint on a device, add a radix tree to map physical TRB addresses to
virtual segments within a stream ring.
Keep track of whether an endpoint is transitioning to using streams, and
don't enqueue any URBs while that's taking place. Refuse to transition an
endpoint to streams if there are already URBs enqueued for that endpoint.
We need to make sure that freeing streams does not fail, since a driver's
disconnect() function may attempt to do this, and it cannot fail.
Pre-allocate the command structure used to issue the Configure Endpoint
command, and reserve space on the command ring for each stream endpoint.
This may be a bit overkill, but it is permissible for the driver to
allocate all streams in one call and free them in multiple calls. (It is
not advised, however, since it is a waste of resources and time.)
Even with the memory and ring room pre-allocated, freeing streams can
still fail because the xHC rejects the configure endpoint command. It is
valid (by the xHCI 0.96 spec) to return a "Bandwidth Error" or a "Resource
Error" for a configure endpoint command. We should never see a Bandwidth
Error, since bulk endpoints do not effect the reserved bandwidth. The
host controller can still return a Resource Error, but it's improbable
since the xHC would be going from a more resource-intensive configuration
(streams) to a less resource-intensive configuration (no streams).
If the xHC returns a Resource Error, the endpoint will be stuck with
streams and will be unusable for drivers. It's an unavoidable consequence
of broken host controller hardware.
Includes bug fixes from the original patch, contributed by
John Youn <John.Youn@synopsys.com> and Andy Green <AGreen@PLXTech.com>
Signed-off-by: Sarah Sharp <sarah.a.sharp@linux.intel.com>
Signed-off-by: Greg Kroah-Hartman <gregkh@suse.de>
2010-04-03 06:34:16 +08:00
|
|
|
|
/* Set deq ptr, cycle bit, and stream context type */
|
|
|
|
|
addr = cur_ring->first_seg->dma |
|
|
|
|
|
SCT_FOR_CTX(SCT_PRI_TR) |
|
|
|
|
|
cur_ring->cycle_state;
|
2011-06-01 08:22:55 +08:00
|
|
|
|
stream_info->stream_ctx_array[cur_stream].stream_ring =
|
|
|
|
|
cpu_to_le64(addr);
|
USB: xhci: Add memory allocation for USB3 bulk streams.
Add support for allocating streams for USB 3.0 bulk endpoints. See
Documentation/usb/bulk-streams.txt for more information about how and why
you would use streams.
When an endpoint has streams enabled, instead of having one ring where all
transfers are enqueued to the hardware, it has several rings. The ring
dequeue pointer in the endpoint context is changed to point to a "Stream
Context Array". This is basically an array of pointers to transfer rings,
one for each stream ID that the driver wants to use.
The Stream Context Array size must be a power of two, and host controllers
can place a limit on the size of the array (4 to 2^16 entries). These
two facts make calculating the size of the Stream Context Array and the
number of entries actually used by the driver a bit tricky.
Besides the Stream Context Array and rings for all the stream IDs, we need
one more data structure. The xHCI hardware will not tell us which stream
ID a transfer event was for, but it will give us the slot ID, endpoint
index, and physical address for the TRB that caused the event. For every
endpoint on a device, add a radix tree to map physical TRB addresses to
virtual segments within a stream ring.
Keep track of whether an endpoint is transitioning to using streams, and
don't enqueue any URBs while that's taking place. Refuse to transition an
endpoint to streams if there are already URBs enqueued for that endpoint.
We need to make sure that freeing streams does not fail, since a driver's
disconnect() function may attempt to do this, and it cannot fail.
Pre-allocate the command structure used to issue the Configure Endpoint
command, and reserve space on the command ring for each stream endpoint.
This may be a bit overkill, but it is permissible for the driver to
allocate all streams in one call and free them in multiple calls. (It is
not advised, however, since it is a waste of resources and time.)
Even with the memory and ring room pre-allocated, freeing streams can
still fail because the xHC rejects the configure endpoint command. It is
valid (by the xHCI 0.96 spec) to return a "Bandwidth Error" or a "Resource
Error" for a configure endpoint command. We should never see a Bandwidth
Error, since bulk endpoints do not effect the reserved bandwidth. The
host controller can still return a Resource Error, but it's improbable
since the xHC would be going from a more resource-intensive configuration
(streams) to a less resource-intensive configuration (no streams).
If the xHC returns a Resource Error, the endpoint will be stuck with
streams and will be unusable for drivers. It's an unavoidable consequence
of broken host controller hardware.
Includes bug fixes from the original patch, contributed by
John Youn <John.Youn@synopsys.com> and Andy Green <AGreen@PLXTech.com>
Signed-off-by: Sarah Sharp <sarah.a.sharp@linux.intel.com>
Signed-off-by: Greg Kroah-Hartman <gregkh@suse.de>
2010-04-03 06:34:16 +08:00
|
|
|
|
xhci_dbg(xhci, "Setting stream %d ring ptr to 0x%08llx\n",
|
|
|
|
|
cur_stream, (unsigned long long) addr);
|
|
|
|
|
|
|
|
|
|
key = (unsigned long)
|
|
|
|
|
(cur_ring->first_seg->dma >> SEGMENT_SHIFT);
|
|
|
|
|
ret = radix_tree_insert(&stream_info->trb_address_map,
|
|
|
|
|
key, cur_ring);
|
|
|
|
|
if (ret) {
|
|
|
|
|
xhci_ring_free(xhci, cur_ring);
|
|
|
|
|
stream_info->stream_rings[cur_stream] = NULL;
|
|
|
|
|
goto cleanup_rings;
|
|
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
/* Leave the other unused stream ring pointers in the stream context
|
|
|
|
|
* array initialized to zero. This will cause the xHC to give us an
|
|
|
|
|
* error if the device asks for a stream ID we don't have setup (if it
|
|
|
|
|
* was any other way, the host controller would assume the ring is
|
|
|
|
|
* "empty" and wait forever for data to be queued to that stream ID).
|
|
|
|
|
*/
|
|
|
|
|
#if XHCI_DEBUG
|
|
|
|
|
/* Do a little test on the radix tree to make sure it returns the
|
|
|
|
|
* correct values.
|
|
|
|
|
*/
|
|
|
|
|
if (xhci_test_radix_tree(xhci, num_streams, stream_info))
|
|
|
|
|
goto cleanup_rings;
|
|
|
|
|
#endif
|
|
|
|
|
|
|
|
|
|
return stream_info;
|
|
|
|
|
|
|
|
|
|
cleanup_rings:
|
|
|
|
|
for (cur_stream = 1; cur_stream < num_streams; cur_stream++) {
|
|
|
|
|
cur_ring = stream_info->stream_rings[cur_stream];
|
|
|
|
|
if (cur_ring) {
|
|
|
|
|
addr = cur_ring->first_seg->dma;
|
|
|
|
|
radix_tree_delete(&stream_info->trb_address_map,
|
|
|
|
|
addr >> SEGMENT_SHIFT);
|
|
|
|
|
xhci_ring_free(xhci, cur_ring);
|
|
|
|
|
stream_info->stream_rings[cur_stream] = NULL;
|
|
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
xhci_free_command(xhci, stream_info->free_streams_command);
|
|
|
|
|
cleanup_ctx:
|
|
|
|
|
kfree(stream_info->stream_rings);
|
|
|
|
|
cleanup_info:
|
|
|
|
|
kfree(stream_info);
|
|
|
|
|
cleanup_trbs:
|
|
|
|
|
xhci->cmd_ring_reserved_trbs--;
|
|
|
|
|
return NULL;
|
|
|
|
|
}
|
|
|
|
|
/*
|
|
|
|
|
* Sets the MaxPStreams field and the Linear Stream Array field.
|
|
|
|
|
* Sets the dequeue pointer to the stream context array.
|
|
|
|
|
*/
|
|
|
|
|
void xhci_setup_streams_ep_input_ctx(struct xhci_hcd *xhci,
|
|
|
|
|
struct xhci_ep_ctx *ep_ctx,
|
|
|
|
|
struct xhci_stream_info *stream_info)
|
|
|
|
|
{
|
|
|
|
|
u32 max_primary_streams;
|
|
|
|
|
/* MaxPStreams is the number of stream context array entries, not the
|
|
|
|
|
* number we're actually using. Must be in 2^(MaxPstreams + 1) format.
|
|
|
|
|
* fls(0) = 0, fls(0x1) = 1, fls(0x10) = 2, fls(0x100) = 3, etc.
|
|
|
|
|
*/
|
|
|
|
|
max_primary_streams = fls(stream_info->num_stream_ctxs) - 2;
|
|
|
|
|
xhci_dbg(xhci, "Setting number of stream ctx array entries to %u\n",
|
|
|
|
|
1 << (max_primary_streams + 1));
|
2011-03-29 10:40:46 +08:00
|
|
|
|
ep_ctx->ep_info &= cpu_to_le32(~EP_MAXPSTREAMS_MASK);
|
|
|
|
|
ep_ctx->ep_info |= cpu_to_le32(EP_MAXPSTREAMS(max_primary_streams)
|
|
|
|
|
| EP_HAS_LSA);
|
|
|
|
|
ep_ctx->deq = cpu_to_le64(stream_info->ctx_array_dma);
|
USB: xhci: Add memory allocation for USB3 bulk streams.
Add support for allocating streams for USB 3.0 bulk endpoints. See
Documentation/usb/bulk-streams.txt for more information about how and why
you would use streams.
When an endpoint has streams enabled, instead of having one ring where all
transfers are enqueued to the hardware, it has several rings. The ring
dequeue pointer in the endpoint context is changed to point to a "Stream
Context Array". This is basically an array of pointers to transfer rings,
one for each stream ID that the driver wants to use.
The Stream Context Array size must be a power of two, and host controllers
can place a limit on the size of the array (4 to 2^16 entries). These
two facts make calculating the size of the Stream Context Array and the
number of entries actually used by the driver a bit tricky.
Besides the Stream Context Array and rings for all the stream IDs, we need
one more data structure. The xHCI hardware will not tell us which stream
ID a transfer event was for, but it will give us the slot ID, endpoint
index, and physical address for the TRB that caused the event. For every
endpoint on a device, add a radix tree to map physical TRB addresses to
virtual segments within a stream ring.
Keep track of whether an endpoint is transitioning to using streams, and
don't enqueue any URBs while that's taking place. Refuse to transition an
endpoint to streams if there are already URBs enqueued for that endpoint.
We need to make sure that freeing streams does not fail, since a driver's
disconnect() function may attempt to do this, and it cannot fail.
Pre-allocate the command structure used to issue the Configure Endpoint
command, and reserve space on the command ring for each stream endpoint.
This may be a bit overkill, but it is permissible for the driver to
allocate all streams in one call and free them in multiple calls. (It is
not advised, however, since it is a waste of resources and time.)
Even with the memory and ring room pre-allocated, freeing streams can
still fail because the xHC rejects the configure endpoint command. It is
valid (by the xHCI 0.96 spec) to return a "Bandwidth Error" or a "Resource
Error" for a configure endpoint command. We should never see a Bandwidth
Error, since bulk endpoints do not effect the reserved bandwidth. The
host controller can still return a Resource Error, but it's improbable
since the xHC would be going from a more resource-intensive configuration
(streams) to a less resource-intensive configuration (no streams).
If the xHC returns a Resource Error, the endpoint will be stuck with
streams and will be unusable for drivers. It's an unavoidable consequence
of broken host controller hardware.
Includes bug fixes from the original patch, contributed by
John Youn <John.Youn@synopsys.com> and Andy Green <AGreen@PLXTech.com>
Signed-off-by: Sarah Sharp <sarah.a.sharp@linux.intel.com>
Signed-off-by: Greg Kroah-Hartman <gregkh@suse.de>
2010-04-03 06:34:16 +08:00
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
/*
|
|
|
|
|
* Sets the MaxPStreams field and the Linear Stream Array field to 0.
|
|
|
|
|
* Reinstalls the "normal" endpoint ring (at its previous dequeue mark,
|
|
|
|
|
* not at the beginning of the ring).
|
|
|
|
|
*/
|
|
|
|
|
void xhci_setup_no_streams_ep_input_ctx(struct xhci_hcd *xhci,
|
|
|
|
|
struct xhci_ep_ctx *ep_ctx,
|
|
|
|
|
struct xhci_virt_ep *ep)
|
|
|
|
|
{
|
|
|
|
|
dma_addr_t addr;
|
2011-03-29 10:40:46 +08:00
|
|
|
|
ep_ctx->ep_info &= cpu_to_le32(~(EP_MAXPSTREAMS_MASK | EP_HAS_LSA));
|
USB: xhci: Add memory allocation for USB3 bulk streams.
Add support for allocating streams for USB 3.0 bulk endpoints. See
Documentation/usb/bulk-streams.txt for more information about how and why
you would use streams.
When an endpoint has streams enabled, instead of having one ring where all
transfers are enqueued to the hardware, it has several rings. The ring
dequeue pointer in the endpoint context is changed to point to a "Stream
Context Array". This is basically an array of pointers to transfer rings,
one for each stream ID that the driver wants to use.
The Stream Context Array size must be a power of two, and host controllers
can place a limit on the size of the array (4 to 2^16 entries). These
two facts make calculating the size of the Stream Context Array and the
number of entries actually used by the driver a bit tricky.
Besides the Stream Context Array and rings for all the stream IDs, we need
one more data structure. The xHCI hardware will not tell us which stream
ID a transfer event was for, but it will give us the slot ID, endpoint
index, and physical address for the TRB that caused the event. For every
endpoint on a device, add a radix tree to map physical TRB addresses to
virtual segments within a stream ring.
Keep track of whether an endpoint is transitioning to using streams, and
don't enqueue any URBs while that's taking place. Refuse to transition an
endpoint to streams if there are already URBs enqueued for that endpoint.
We need to make sure that freeing streams does not fail, since a driver's
disconnect() function may attempt to do this, and it cannot fail.
Pre-allocate the command structure used to issue the Configure Endpoint
command, and reserve space on the command ring for each stream endpoint.
This may be a bit overkill, but it is permissible for the driver to
allocate all streams in one call and free them in multiple calls. (It is
not advised, however, since it is a waste of resources and time.)
Even with the memory and ring room pre-allocated, freeing streams can
still fail because the xHC rejects the configure endpoint command. It is
valid (by the xHCI 0.96 spec) to return a "Bandwidth Error" or a "Resource
Error" for a configure endpoint command. We should never see a Bandwidth
Error, since bulk endpoints do not effect the reserved bandwidth. The
host controller can still return a Resource Error, but it's improbable
since the xHC would be going from a more resource-intensive configuration
(streams) to a less resource-intensive configuration (no streams).
If the xHC returns a Resource Error, the endpoint will be stuck with
streams and will be unusable for drivers. It's an unavoidable consequence
of broken host controller hardware.
Includes bug fixes from the original patch, contributed by
John Youn <John.Youn@synopsys.com> and Andy Green <AGreen@PLXTech.com>
Signed-off-by: Sarah Sharp <sarah.a.sharp@linux.intel.com>
Signed-off-by: Greg Kroah-Hartman <gregkh@suse.de>
2010-04-03 06:34:16 +08:00
|
|
|
|
addr = xhci_trb_virt_to_dma(ep->ring->deq_seg, ep->ring->dequeue);
|
2011-03-29 10:40:46 +08:00
|
|
|
|
ep_ctx->deq = cpu_to_le64(addr | ep->ring->cycle_state);
|
USB: xhci: Add memory allocation for USB3 bulk streams.
Add support for allocating streams for USB 3.0 bulk endpoints. See
Documentation/usb/bulk-streams.txt for more information about how and why
you would use streams.
When an endpoint has streams enabled, instead of having one ring where all
transfers are enqueued to the hardware, it has several rings. The ring
dequeue pointer in the endpoint context is changed to point to a "Stream
Context Array". This is basically an array of pointers to transfer rings,
one for each stream ID that the driver wants to use.
The Stream Context Array size must be a power of two, and host controllers
can place a limit on the size of the array (4 to 2^16 entries). These
two facts make calculating the size of the Stream Context Array and the
number of entries actually used by the driver a bit tricky.
Besides the Stream Context Array and rings for all the stream IDs, we need
one more data structure. The xHCI hardware will not tell us which stream
ID a transfer event was for, but it will give us the slot ID, endpoint
index, and physical address for the TRB that caused the event. For every
endpoint on a device, add a radix tree to map physical TRB addresses to
virtual segments within a stream ring.
Keep track of whether an endpoint is transitioning to using streams, and
don't enqueue any URBs while that's taking place. Refuse to transition an
endpoint to streams if there are already URBs enqueued for that endpoint.
We need to make sure that freeing streams does not fail, since a driver's
disconnect() function may attempt to do this, and it cannot fail.
Pre-allocate the command structure used to issue the Configure Endpoint
command, and reserve space on the command ring for each stream endpoint.
This may be a bit overkill, but it is permissible for the driver to
allocate all streams in one call and free them in multiple calls. (It is
not advised, however, since it is a waste of resources and time.)
Even with the memory and ring room pre-allocated, freeing streams can
still fail because the xHC rejects the configure endpoint command. It is
valid (by the xHCI 0.96 spec) to return a "Bandwidth Error" or a "Resource
Error" for a configure endpoint command. We should never see a Bandwidth
Error, since bulk endpoints do not effect the reserved bandwidth. The
host controller can still return a Resource Error, but it's improbable
since the xHC would be going from a more resource-intensive configuration
(streams) to a less resource-intensive configuration (no streams).
If the xHC returns a Resource Error, the endpoint will be stuck with
streams and will be unusable for drivers. It's an unavoidable consequence
of broken host controller hardware.
Includes bug fixes from the original patch, contributed by
John Youn <John.Youn@synopsys.com> and Andy Green <AGreen@PLXTech.com>
Signed-off-by: Sarah Sharp <sarah.a.sharp@linux.intel.com>
Signed-off-by: Greg Kroah-Hartman <gregkh@suse.de>
2010-04-03 06:34:16 +08:00
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
/* Frees all stream contexts associated with the endpoint,
|
|
|
|
|
*
|
|
|
|
|
* Caller should fix the endpoint context streams fields.
|
|
|
|
|
*/
|
|
|
|
|
void xhci_free_stream_info(struct xhci_hcd *xhci,
|
|
|
|
|
struct xhci_stream_info *stream_info)
|
|
|
|
|
{
|
|
|
|
|
int cur_stream;
|
|
|
|
|
struct xhci_ring *cur_ring;
|
|
|
|
|
dma_addr_t addr;
|
|
|
|
|
|
|
|
|
|
if (!stream_info)
|
|
|
|
|
return;
|
|
|
|
|
|
|
|
|
|
for (cur_stream = 1; cur_stream < stream_info->num_streams;
|
|
|
|
|
cur_stream++) {
|
|
|
|
|
cur_ring = stream_info->stream_rings[cur_stream];
|
|
|
|
|
if (cur_ring) {
|
|
|
|
|
addr = cur_ring->first_seg->dma;
|
|
|
|
|
radix_tree_delete(&stream_info->trb_address_map,
|
|
|
|
|
addr >> SEGMENT_SHIFT);
|
|
|
|
|
xhci_ring_free(xhci, cur_ring);
|
|
|
|
|
stream_info->stream_rings[cur_stream] = NULL;
|
|
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
xhci_free_command(xhci, stream_info->free_streams_command);
|
|
|
|
|
xhci->cmd_ring_reserved_trbs--;
|
|
|
|
|
if (stream_info->stream_ctx_array)
|
|
|
|
|
xhci_free_stream_ctx(xhci,
|
|
|
|
|
stream_info->num_stream_ctxs,
|
|
|
|
|
stream_info->stream_ctx_array,
|
|
|
|
|
stream_info->ctx_array_dma);
|
|
|
|
|
|
|
|
|
|
if (stream_info)
|
|
|
|
|
kfree(stream_info->stream_rings);
|
|
|
|
|
kfree(stream_info);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
/***************** Device context manipulation *************************/
|
|
|
|
|
|
USB: xhci: Add watchdog timer for URB cancellation.
In order to giveback a canceled URB, we must ensure that the xHCI
hardware will not access the buffer in an URB. We can't modify the
buffer pointers on endpoint rings without issuing and waiting for a stop
endpoint command. Since URBs can be canceled in interrupt context, we
can't wait on that command. The old code trusted that the host
controller would respond to the command, and would giveback the URBs in
the event handler. If the hardware never responds to the stop endpoint
command, the URBs will never be completed, and we might hang the USB
subsystem.
Implement a watchdog timer that is spawned whenever a stop endpoint
command is queued. If a stop endpoint command event is found on the
event ring during an interrupt, we need to stop the watchdog timer with
del_timer(). Since del_timer() can fail if the timer is running and
waiting on the xHCI lock, we need a way to signal to the timer that
everything is fine and it should exit. If we simply clear
EP_HALT_PENDING, a new stop endpoint command could sneak in and set it
before the watchdog timer can grab the lock.
Instead we use a combination of the EP_HALT_PENDING flag and a counter
for the number of pending stop endpoint commands
(xhci_virt_ep->stop_cmds_pending). If we need to cancel the watchdog
timer and del_timer() succeeds, we decrement the number of pending stop
endpoint commands. If del_timer() fails, we leave the number of pending
stop endpoint commands alone. In either case, we clear the
EP_HALT_PENDING flag.
The timer will decrement the number of pending stop endpoint commands
once it obtains the lock. If the timer is the tail end of the last stop
endpoint command (xhci_virt_ep->stop_cmds_pending == 0), and the
endpoint's command is still pending (EP_HALT_PENDING is set), we assume
the host is dying. The watchdog timer will set XHCI_STATE_DYING, try to
halt the xHCI host, and give back all pending URBs.
Various other places in the driver need to check whether the xHCI host
is dying. If the interrupt handler ever notices, it should immediately
stop processing events. The URB enqueue function should also return
-ESHUTDOWN. The URB dequeue function should simply return the value
of usb_hcd_check_unlink_urb() and the watchdog timer will take care of
giving the URB back. When a device is disconnected, the xHCI hardware
structures should be freed without issuing a disable slot command (since
the hardware probably won't respond to it anyway). The debugging
polling loop should stop polling if the host is dying.
When a device is disconnected, any pending watchdog timers are killed
with del_timer_sync(). It must be synchronous so that the watchdog
timer doesn't attempt to access the freed endpoint structures.
Signed-off-by: Sarah Sharp <sarah.a.sharp@linux.intel.com>
Signed-off-by: Greg Kroah-Hartman <gregkh@suse.de>
2009-10-28 01:57:01 +08:00
|
|
|
|
static void xhci_init_endpoint_timer(struct xhci_hcd *xhci,
|
|
|
|
|
struct xhci_virt_ep *ep)
|
|
|
|
|
{
|
|
|
|
|
init_timer(&ep->stop_cmd_timer);
|
|
|
|
|
ep->stop_cmd_timer.data = (unsigned long) ep;
|
|
|
|
|
ep->stop_cmd_timer.function = xhci_stop_endpoint_command_watchdog;
|
|
|
|
|
ep->xhci = xhci;
|
|
|
|
|
}
|
|
|
|
|
|
2009-04-28 10:58:01 +08:00
|
|
|
|
/* All the xhci_tds in the ring's TD list should be freed at this point */
|
2009-04-28 10:57:38 +08:00
|
|
|
|
void xhci_free_virt_device(struct xhci_hcd *xhci, int slot_id)
|
|
|
|
|
{
|
|
|
|
|
struct xhci_virt_device *dev;
|
|
|
|
|
int i;
|
|
|
|
|
|
|
|
|
|
/* Slot ID 0 is reserved */
|
|
|
|
|
if (slot_id == 0 || !xhci->devs[slot_id])
|
|
|
|
|
return;
|
|
|
|
|
|
|
|
|
|
dev = xhci->devs[slot_id];
|
2009-07-28 03:03:31 +08:00
|
|
|
|
xhci->dcbaa->dev_context_ptrs[slot_id] = 0;
|
2009-04-28 10:57:38 +08:00
|
|
|
|
if (!dev)
|
|
|
|
|
return;
|
|
|
|
|
|
USB: xhci: Add memory allocation for USB3 bulk streams.
Add support for allocating streams for USB 3.0 bulk endpoints. See
Documentation/usb/bulk-streams.txt for more information about how and why
you would use streams.
When an endpoint has streams enabled, instead of having one ring where all
transfers are enqueued to the hardware, it has several rings. The ring
dequeue pointer in the endpoint context is changed to point to a "Stream
Context Array". This is basically an array of pointers to transfer rings,
one for each stream ID that the driver wants to use.
The Stream Context Array size must be a power of two, and host controllers
can place a limit on the size of the array (4 to 2^16 entries). These
two facts make calculating the size of the Stream Context Array and the
number of entries actually used by the driver a bit tricky.
Besides the Stream Context Array and rings for all the stream IDs, we need
one more data structure. The xHCI hardware will not tell us which stream
ID a transfer event was for, but it will give us the slot ID, endpoint
index, and physical address for the TRB that caused the event. For every
endpoint on a device, add a radix tree to map physical TRB addresses to
virtual segments within a stream ring.
Keep track of whether an endpoint is transitioning to using streams, and
don't enqueue any URBs while that's taking place. Refuse to transition an
endpoint to streams if there are already URBs enqueued for that endpoint.
We need to make sure that freeing streams does not fail, since a driver's
disconnect() function may attempt to do this, and it cannot fail.
Pre-allocate the command structure used to issue the Configure Endpoint
command, and reserve space on the command ring for each stream endpoint.
This may be a bit overkill, but it is permissible for the driver to
allocate all streams in one call and free them in multiple calls. (It is
not advised, however, since it is a waste of resources and time.)
Even with the memory and ring room pre-allocated, freeing streams can
still fail because the xHC rejects the configure endpoint command. It is
valid (by the xHCI 0.96 spec) to return a "Bandwidth Error" or a "Resource
Error" for a configure endpoint command. We should never see a Bandwidth
Error, since bulk endpoints do not effect the reserved bandwidth. The
host controller can still return a Resource Error, but it's improbable
since the xHC would be going from a more resource-intensive configuration
(streams) to a less resource-intensive configuration (no streams).
If the xHC returns a Resource Error, the endpoint will be stuck with
streams and will be unusable for drivers. It's an unavoidable consequence
of broken host controller hardware.
Includes bug fixes from the original patch, contributed by
John Youn <John.Youn@synopsys.com> and Andy Green <AGreen@PLXTech.com>
Signed-off-by: Sarah Sharp <sarah.a.sharp@linux.intel.com>
Signed-off-by: Greg Kroah-Hartman <gregkh@suse.de>
2010-04-03 06:34:16 +08:00
|
|
|
|
for (i = 0; i < 31; ++i) {
|
2009-09-05 01:53:09 +08:00
|
|
|
|
if (dev->eps[i].ring)
|
|
|
|
|
xhci_ring_free(xhci, dev->eps[i].ring);
|
USB: xhci: Add memory allocation for USB3 bulk streams.
Add support for allocating streams for USB 3.0 bulk endpoints. See
Documentation/usb/bulk-streams.txt for more information about how and why
you would use streams.
When an endpoint has streams enabled, instead of having one ring where all
transfers are enqueued to the hardware, it has several rings. The ring
dequeue pointer in the endpoint context is changed to point to a "Stream
Context Array". This is basically an array of pointers to transfer rings,
one for each stream ID that the driver wants to use.
The Stream Context Array size must be a power of two, and host controllers
can place a limit on the size of the array (4 to 2^16 entries). These
two facts make calculating the size of the Stream Context Array and the
number of entries actually used by the driver a bit tricky.
Besides the Stream Context Array and rings for all the stream IDs, we need
one more data structure. The xHCI hardware will not tell us which stream
ID a transfer event was for, but it will give us the slot ID, endpoint
index, and physical address for the TRB that caused the event. For every
endpoint on a device, add a radix tree to map physical TRB addresses to
virtual segments within a stream ring.
Keep track of whether an endpoint is transitioning to using streams, and
don't enqueue any URBs while that's taking place. Refuse to transition an
endpoint to streams if there are already URBs enqueued for that endpoint.
We need to make sure that freeing streams does not fail, since a driver's
disconnect() function may attempt to do this, and it cannot fail.
Pre-allocate the command structure used to issue the Configure Endpoint
command, and reserve space on the command ring for each stream endpoint.
This may be a bit overkill, but it is permissible for the driver to
allocate all streams in one call and free them in multiple calls. (It is
not advised, however, since it is a waste of resources and time.)
Even with the memory and ring room pre-allocated, freeing streams can
still fail because the xHC rejects the configure endpoint command. It is
valid (by the xHCI 0.96 spec) to return a "Bandwidth Error" or a "Resource
Error" for a configure endpoint command. We should never see a Bandwidth
Error, since bulk endpoints do not effect the reserved bandwidth. The
host controller can still return a Resource Error, but it's improbable
since the xHC would be going from a more resource-intensive configuration
(streams) to a less resource-intensive configuration (no streams).
If the xHC returns a Resource Error, the endpoint will be stuck with
streams and will be unusable for drivers. It's an unavoidable consequence
of broken host controller hardware.
Includes bug fixes from the original patch, contributed by
John Youn <John.Youn@synopsys.com> and Andy Green <AGreen@PLXTech.com>
Signed-off-by: Sarah Sharp <sarah.a.sharp@linux.intel.com>
Signed-off-by: Greg Kroah-Hartman <gregkh@suse.de>
2010-04-03 06:34:16 +08:00
|
|
|
|
if (dev->eps[i].stream_info)
|
|
|
|
|
xhci_free_stream_info(xhci,
|
|
|
|
|
dev->eps[i].stream_info);
|
|
|
|
|
}
|
2009-04-28 10:57:38 +08:00
|
|
|
|
|
2009-12-04 01:44:29 +08:00
|
|
|
|
if (dev->ring_cache) {
|
|
|
|
|
for (i = 0; i < dev->num_rings_cached; i++)
|
|
|
|
|
xhci_ring_free(xhci, dev->ring_cache[i]);
|
|
|
|
|
kfree(dev->ring_cache);
|
|
|
|
|
}
|
|
|
|
|
|
2009-04-28 10:57:38 +08:00
|
|
|
|
if (dev->in_ctx)
|
2009-07-28 03:05:15 +08:00
|
|
|
|
xhci_free_container_ctx(xhci, dev->in_ctx);
|
2009-04-28 10:57:38 +08:00
|
|
|
|
if (dev->out_ctx)
|
2009-07-28 03:05:15 +08:00
|
|
|
|
xhci_free_container_ctx(xhci, dev->out_ctx);
|
|
|
|
|
|
2009-04-28 10:57:38 +08:00
|
|
|
|
kfree(xhci->devs[slot_id]);
|
2010-04-19 23:53:50 +08:00
|
|
|
|
xhci->devs[slot_id] = NULL;
|
2009-04-28 10:57:38 +08:00
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
int xhci_alloc_virt_device(struct xhci_hcd *xhci, int slot_id,
|
|
|
|
|
struct usb_device *udev, gfp_t flags)
|
|
|
|
|
{
|
|
|
|
|
struct xhci_virt_device *dev;
|
2009-09-05 01:53:09 +08:00
|
|
|
|
int i;
|
2009-04-28 10:57:38 +08:00
|
|
|
|
|
|
|
|
|
/* Slot ID 0 is reserved */
|
|
|
|
|
if (slot_id == 0 || xhci->devs[slot_id]) {
|
|
|
|
|
xhci_warn(xhci, "Bad Slot ID %d\n", slot_id);
|
|
|
|
|
return 0;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
xhci->devs[slot_id] = kzalloc(sizeof(*xhci->devs[slot_id]), flags);
|
|
|
|
|
if (!xhci->devs[slot_id])
|
|
|
|
|
return 0;
|
|
|
|
|
dev = xhci->devs[slot_id];
|
|
|
|
|
|
2009-07-28 03:05:15 +08:00
|
|
|
|
/* Allocate the (output) device context that will be used in the HC. */
|
|
|
|
|
dev->out_ctx = xhci_alloc_container_ctx(xhci, XHCI_CTX_TYPE_DEVICE, flags);
|
2009-04-28 10:57:38 +08:00
|
|
|
|
if (!dev->out_ctx)
|
|
|
|
|
goto fail;
|
2009-07-28 03:05:15 +08:00
|
|
|
|
|
2009-04-30 10:14:08 +08:00
|
|
|
|
xhci_dbg(xhci, "Slot %d output ctx = 0x%llx (dma)\n", slot_id,
|
2009-07-28 03:05:15 +08:00
|
|
|
|
(unsigned long long)dev->out_ctx->dma);
|
2009-04-28 10:57:38 +08:00
|
|
|
|
|
|
|
|
|
/* Allocate the (input) device context for address device command */
|
2009-07-28 03:05:15 +08:00
|
|
|
|
dev->in_ctx = xhci_alloc_container_ctx(xhci, XHCI_CTX_TYPE_INPUT, flags);
|
2009-04-28 10:57:38 +08:00
|
|
|
|
if (!dev->in_ctx)
|
|
|
|
|
goto fail;
|
2009-07-28 03:05:15 +08:00
|
|
|
|
|
2009-04-30 10:14:08 +08:00
|
|
|
|
xhci_dbg(xhci, "Slot %d input ctx = 0x%llx (dma)\n", slot_id,
|
2009-07-28 03:05:15 +08:00
|
|
|
|
(unsigned long long)dev->in_ctx->dma);
|
2009-04-28 10:57:38 +08:00
|
|
|
|
|
USB: xhci: Add watchdog timer for URB cancellation.
In order to giveback a canceled URB, we must ensure that the xHCI
hardware will not access the buffer in an URB. We can't modify the
buffer pointers on endpoint rings without issuing and waiting for a stop
endpoint command. Since URBs can be canceled in interrupt context, we
can't wait on that command. The old code trusted that the host
controller would respond to the command, and would giveback the URBs in
the event handler. If the hardware never responds to the stop endpoint
command, the URBs will never be completed, and we might hang the USB
subsystem.
Implement a watchdog timer that is spawned whenever a stop endpoint
command is queued. If a stop endpoint command event is found on the
event ring during an interrupt, we need to stop the watchdog timer with
del_timer(). Since del_timer() can fail if the timer is running and
waiting on the xHCI lock, we need a way to signal to the timer that
everything is fine and it should exit. If we simply clear
EP_HALT_PENDING, a new stop endpoint command could sneak in and set it
before the watchdog timer can grab the lock.
Instead we use a combination of the EP_HALT_PENDING flag and a counter
for the number of pending stop endpoint commands
(xhci_virt_ep->stop_cmds_pending). If we need to cancel the watchdog
timer and del_timer() succeeds, we decrement the number of pending stop
endpoint commands. If del_timer() fails, we leave the number of pending
stop endpoint commands alone. In either case, we clear the
EP_HALT_PENDING flag.
The timer will decrement the number of pending stop endpoint commands
once it obtains the lock. If the timer is the tail end of the last stop
endpoint command (xhci_virt_ep->stop_cmds_pending == 0), and the
endpoint's command is still pending (EP_HALT_PENDING is set), we assume
the host is dying. The watchdog timer will set XHCI_STATE_DYING, try to
halt the xHCI host, and give back all pending URBs.
Various other places in the driver need to check whether the xHCI host
is dying. If the interrupt handler ever notices, it should immediately
stop processing events. The URB enqueue function should also return
-ESHUTDOWN. The URB dequeue function should simply return the value
of usb_hcd_check_unlink_urb() and the watchdog timer will take care of
giving the URB back. When a device is disconnected, the xHCI hardware
structures should be freed without issuing a disable slot command (since
the hardware probably won't respond to it anyway). The debugging
polling loop should stop polling if the host is dying.
When a device is disconnected, any pending watchdog timers are killed
with del_timer_sync(). It must be synchronous so that the watchdog
timer doesn't attempt to access the freed endpoint structures.
Signed-off-by: Sarah Sharp <sarah.a.sharp@linux.intel.com>
Signed-off-by: Greg Kroah-Hartman <gregkh@suse.de>
2009-10-28 01:57:01 +08:00
|
|
|
|
/* Initialize the cancellation list and watchdog timers for each ep */
|
|
|
|
|
for (i = 0; i < 31; i++) {
|
|
|
|
|
xhci_init_endpoint_timer(xhci, &dev->eps[i]);
|
2009-09-05 01:53:09 +08:00
|
|
|
|
INIT_LIST_HEAD(&dev->eps[i].cancelled_td_list);
|
USB: xhci: Add watchdog timer for URB cancellation.
In order to giveback a canceled URB, we must ensure that the xHCI
hardware will not access the buffer in an URB. We can't modify the
buffer pointers on endpoint rings without issuing and waiting for a stop
endpoint command. Since URBs can be canceled in interrupt context, we
can't wait on that command. The old code trusted that the host
controller would respond to the command, and would giveback the URBs in
the event handler. If the hardware never responds to the stop endpoint
command, the URBs will never be completed, and we might hang the USB
subsystem.
Implement a watchdog timer that is spawned whenever a stop endpoint
command is queued. If a stop endpoint command event is found on the
event ring during an interrupt, we need to stop the watchdog timer with
del_timer(). Since del_timer() can fail if the timer is running and
waiting on the xHCI lock, we need a way to signal to the timer that
everything is fine and it should exit. If we simply clear
EP_HALT_PENDING, a new stop endpoint command could sneak in and set it
before the watchdog timer can grab the lock.
Instead we use a combination of the EP_HALT_PENDING flag and a counter
for the number of pending stop endpoint commands
(xhci_virt_ep->stop_cmds_pending). If we need to cancel the watchdog
timer and del_timer() succeeds, we decrement the number of pending stop
endpoint commands. If del_timer() fails, we leave the number of pending
stop endpoint commands alone. In either case, we clear the
EP_HALT_PENDING flag.
The timer will decrement the number of pending stop endpoint commands
once it obtains the lock. If the timer is the tail end of the last stop
endpoint command (xhci_virt_ep->stop_cmds_pending == 0), and the
endpoint's command is still pending (EP_HALT_PENDING is set), we assume
the host is dying. The watchdog timer will set XHCI_STATE_DYING, try to
halt the xHCI host, and give back all pending URBs.
Various other places in the driver need to check whether the xHCI host
is dying. If the interrupt handler ever notices, it should immediately
stop processing events. The URB enqueue function should also return
-ESHUTDOWN. The URB dequeue function should simply return the value
of usb_hcd_check_unlink_urb() and the watchdog timer will take care of
giving the URB back. When a device is disconnected, the xHCI hardware
structures should be freed without issuing a disable slot command (since
the hardware probably won't respond to it anyway). The debugging
polling loop should stop polling if the host is dying.
When a device is disconnected, any pending watchdog timers are killed
with del_timer_sync(). It must be synchronous so that the watchdog
timer doesn't attempt to access the freed endpoint structures.
Signed-off-by: Sarah Sharp <sarah.a.sharp@linux.intel.com>
Signed-off-by: Greg Kroah-Hartman <gregkh@suse.de>
2009-10-28 01:57:01 +08:00
|
|
|
|
}
|
2009-09-05 01:53:09 +08:00
|
|
|
|
|
2009-04-28 10:57:38 +08:00
|
|
|
|
/* Allocate endpoint 0 ring */
|
2009-09-05 01:53:09 +08:00
|
|
|
|
dev->eps[0].ring = xhci_ring_alloc(xhci, 1, true, flags);
|
|
|
|
|
if (!dev->eps[0].ring)
|
2009-04-28 10:57:38 +08:00
|
|
|
|
goto fail;
|
|
|
|
|
|
2009-12-04 01:44:29 +08:00
|
|
|
|
/* Allocate pointers to the ring cache */
|
|
|
|
|
dev->ring_cache = kzalloc(
|
|
|
|
|
sizeof(struct xhci_ring *)*XHCI_MAX_RINGS_CACHED,
|
|
|
|
|
flags);
|
|
|
|
|
if (!dev->ring_cache)
|
|
|
|
|
goto fail;
|
|
|
|
|
dev->num_rings_cached = 0;
|
|
|
|
|
|
USB: xhci: Bandwidth allocation support
Since the xHCI host controller hardware (xHC) has an internal schedule, it
needs a better representation of what devices are consuming bandwidth on
the bus. Each device is represented by a device context, with data about
the device, endpoints, and pointers to each endpoint ring.
We need to update the endpoint information for a device context before a
new configuration or alternate interface setting is selected. We setup an
input device context with modified endpoint information and newly
allocated endpoint rings, and then submit a Configure Endpoint Command to
the hardware.
The host controller can reject the new configuration if it exceeds the bus
bandwidth, or the host controller doesn't have enough internal resources
for the configuration. If the command fails, we still have the older
device context with the previous configuration. If the command succeeds,
we free the old endpoint rings.
The root hub isn't a real device, so always say yes to any bandwidth
changes for it.
The USB core will enable, disable, and then enable endpoint 0 several
times during the initialization sequence. The device will always have an
endpoint ring for endpoint 0 and bandwidth allocated for that, unless the
device is disconnected or gets a SetAddress 0 request. So we don't pay
attention for when xhci_check_bandwidth() is called for a re-add of
endpoint 0.
Signed-off-by: Sarah Sharp <sarah.a.sharp@linux.intel.com>
Signed-off-by: Greg Kroah-Hartman <gregkh@suse.de>
2009-04-28 10:58:38 +08:00
|
|
|
|
init_completion(&dev->cmd_completion);
|
2009-09-05 01:53:13 +08:00
|
|
|
|
INIT_LIST_HEAD(&dev->cmd_list);
|
2010-10-14 22:22:45 +08:00
|
|
|
|
dev->udev = udev;
|
USB: xhci: Bandwidth allocation support
Since the xHCI host controller hardware (xHC) has an internal schedule, it
needs a better representation of what devices are consuming bandwidth on
the bus. Each device is represented by a device context, with data about
the device, endpoints, and pointers to each endpoint ring.
We need to update the endpoint information for a device context before a
new configuration or alternate interface setting is selected. We setup an
input device context with modified endpoint information and newly
allocated endpoint rings, and then submit a Configure Endpoint Command to
the hardware.
The host controller can reject the new configuration if it exceeds the bus
bandwidth, or the host controller doesn't have enough internal resources
for the configuration. If the command fails, we still have the older
device context with the previous configuration. If the command succeeds,
we free the old endpoint rings.
The root hub isn't a real device, so always say yes to any bandwidth
changes for it.
The USB core will enable, disable, and then enable endpoint 0 several
times during the initialization sequence. The device will always have an
endpoint ring for endpoint 0 and bandwidth allocated for that, unless the
device is disconnected or gets a SetAddress 0 request. So we don't pay
attention for when xhci_check_bandwidth() is called for a re-add of
endpoint 0.
Signed-off-by: Sarah Sharp <sarah.a.sharp@linux.intel.com>
Signed-off-by: Greg Kroah-Hartman <gregkh@suse.de>
2009-04-28 10:58:38 +08:00
|
|
|
|
|
2009-07-28 03:05:08 +08:00
|
|
|
|
/* Point to output device context in dcbaa. */
|
2011-03-29 10:40:46 +08:00
|
|
|
|
xhci->dcbaa->dev_context_ptrs[slot_id] = cpu_to_le64(dev->out_ctx->dma);
|
2009-04-30 10:14:08 +08:00
|
|
|
|
xhci_dbg(xhci, "Set slot id %d dcbaa entry %p to 0x%llx\n",
|
2011-03-29 10:40:46 +08:00
|
|
|
|
slot_id,
|
|
|
|
|
&xhci->dcbaa->dev_context_ptrs[slot_id],
|
2011-06-01 08:22:55 +08:00
|
|
|
|
le64_to_cpu(xhci->dcbaa->dev_context_ptrs[slot_id]));
|
2009-04-28 10:57:38 +08:00
|
|
|
|
|
|
|
|
|
return 1;
|
|
|
|
|
fail:
|
|
|
|
|
xhci_free_virt_device(xhci, slot_id);
|
|
|
|
|
return 0;
|
|
|
|
|
}
|
|
|
|
|
|
2010-07-09 23:08:54 +08:00
|
|
|
|
void xhci_copy_ep0_dequeue_into_input_ctx(struct xhci_hcd *xhci,
|
|
|
|
|
struct usb_device *udev)
|
|
|
|
|
{
|
|
|
|
|
struct xhci_virt_device *virt_dev;
|
|
|
|
|
struct xhci_ep_ctx *ep0_ctx;
|
|
|
|
|
struct xhci_ring *ep_ring;
|
|
|
|
|
|
|
|
|
|
virt_dev = xhci->devs[udev->slot_id];
|
|
|
|
|
ep0_ctx = xhci_get_ep_ctx(xhci, virt_dev->in_ctx, 0);
|
|
|
|
|
ep_ring = virt_dev->eps[0].ring;
|
|
|
|
|
/*
|
|
|
|
|
* FIXME we don't keep track of the dequeue pointer very well after a
|
|
|
|
|
* Set TR dequeue pointer, so we're setting the dequeue pointer of the
|
|
|
|
|
* host to our enqueue pointer. This should only be called after a
|
|
|
|
|
* configured device has reset, so all control transfers should have
|
|
|
|
|
* been completed or cancelled before the reset.
|
|
|
|
|
*/
|
2011-03-29 10:40:46 +08:00
|
|
|
|
ep0_ctx->deq = cpu_to_le64(xhci_trb_virt_to_dma(ep_ring->enq_seg,
|
|
|
|
|
ep_ring->enqueue)
|
|
|
|
|
| ep_ring->cycle_state);
|
2010-07-09 23:08:54 +08:00
|
|
|
|
}
|
|
|
|
|
|
xhci: Register second xHCI roothub.
This patch changes the xHCI driver to allocate two roothubs. This touches
the driver initialization and shutdown paths, roothub emulation code, and
port status change event handlers. This is a rather large patch, but it
can't be broken up, or it would break git-bisect.
Make the xHCI driver register its own PCI probe function. This will call
the USB core to create the USB 2.0 roothub, and then create the USB 3.0
roothub. This gets the code for registering a shared roothub out of the
USB core, and allows other HCDs later to decide if and how many shared
roothubs they want to allocate.
Make sure the xHCI's reset method marks the xHCI host controller's primary
roothub as the USB 2.0 roothub. This ensures that the high speed bus will
be processed first when the PCI device is resumed, and any USB 3.0 devices
that have migrated over to high speed will migrate back after being reset.
This ensures that USB persist works with these odd devices.
The reset method will also mark the xHCI USB2 roothub as having an
integrated TT. Like EHCI host controllers with a "rate matching hub" the
xHCI USB 2.0 roothub doesn't have an OHCI or UHCI companion controller.
It doesn't really have a TT, but we'll lie and say it has an integrated
TT. We need to do this because the USB core will reject LS/FS devices
under a HS hub without a TT.
Other details:
-------------
The roothub emulation code is changed to return the correct number of
ports for the two roothubs. For the USB 3.0 roothub, it only reports the
USB 3.0 ports. For the USB 2.0 roothub, it reports all the LS/FS/HS
ports. The code to disable a port now checks the speed of the roothub,
and refuses to disable SuperSpeed ports under the USB 3.0 roothub.
The code for initializing a new device context must be changed to set the
proper roothub port number. Since we've split the xHCI host into two
roothubs, we can't just use the port number in the ancestor hub. Instead,
we loop through the array of hardware port status register speeds and find
the Nth port with a similar speed.
The port status change event handler is updated to figure out whether the
port that reported the change is a USB 3.0 port, or a non-SuperSpeed port.
Once it figures out the port speed, it kicks the proper roothub.
The function to find a slot ID based on the port index is updated to take
into account that the two roothubs will have over-lapping port indexes.
It checks that the virtual device with a matching port index is the same
speed as the passed in roothub.
There's also changes to the driver initialization and shutdown paths:
1. Make sure that the xhci_hcd pointer is shared across the two
usb_hcd structures. The xhci_hcd pointer is allocated and the
registers are mapped in when xhci_pci_setup() is called with the
primary HCD. When xhci_pci_setup() is called with the non-primary
HCD, the xhci_hcd pointer is stored.
2. Make sure to set the sg_tablesize for both usb_hcd structures. Set
the PCI DMA mask for the non-primary HCD to allow for 64-bit or 32-bit
DMA. (The PCI DMA mask is set from the primary HCD further down in
the xhci_pci_setup() function.)
3. Ensure that the host controller doesn't start kicking khubd in
response to port status changes before both usb_hcd structures are
registered. xhci_run() only starts the xHC running once it has been
called with the non-primary roothub. Similarly, the xhci_stop()
function only halts the host controller when it is called with the
non-primary HCD. Then on the second call, it resets and cleans up the
MSI-X irqs.
Signed-off-by: Sarah Sharp <sarah.a.sharp@linux.intel.com>
2010-12-17 03:21:10 +08:00
|
|
|
|
/*
|
|
|
|
|
* The xHCI roothub may have ports of differing speeds in any order in the port
|
|
|
|
|
* status registers. xhci->port_array provides an array of the port speed for
|
|
|
|
|
* each offset into the port status registers.
|
|
|
|
|
*
|
|
|
|
|
* The xHCI hardware wants to know the roothub port number that the USB device
|
|
|
|
|
* is attached to (or the roothub port its ancestor hub is attached to). All we
|
|
|
|
|
* know is the index of that port under either the USB 2.0 or the USB 3.0
|
|
|
|
|
* roothub, but that doesn't give us the real index into the HW port status
|
|
|
|
|
* registers. Scan through the xHCI roothub port array, looking for the Nth
|
|
|
|
|
* entry of the correct port speed. Return the port number of that entry.
|
|
|
|
|
*/
|
|
|
|
|
static u32 xhci_find_real_port_number(struct xhci_hcd *xhci,
|
|
|
|
|
struct usb_device *udev)
|
|
|
|
|
{
|
|
|
|
|
struct usb_device *top_dev;
|
|
|
|
|
unsigned int num_similar_speed_ports;
|
|
|
|
|
unsigned int faked_port_num;
|
|
|
|
|
int i;
|
|
|
|
|
|
|
|
|
|
for (top_dev = udev; top_dev->parent && top_dev->parent->parent;
|
|
|
|
|
top_dev = top_dev->parent)
|
|
|
|
|
/* Found device below root hub */;
|
|
|
|
|
faked_port_num = top_dev->portnum;
|
|
|
|
|
for (i = 0, num_similar_speed_ports = 0;
|
|
|
|
|
i < HCS_MAX_PORTS(xhci->hcs_params1); i++) {
|
|
|
|
|
u8 port_speed = xhci->port_array[i];
|
|
|
|
|
|
|
|
|
|
/*
|
|
|
|
|
* Skip ports that don't have known speeds, or have duplicate
|
|
|
|
|
* Extended Capabilities port speed entries.
|
|
|
|
|
*/
|
2011-03-18 03:39:49 +08:00
|
|
|
|
if (port_speed == 0 || port_speed == DUPLICATE_ENTRY)
|
xhci: Register second xHCI roothub.
This patch changes the xHCI driver to allocate two roothubs. This touches
the driver initialization and shutdown paths, roothub emulation code, and
port status change event handlers. This is a rather large patch, but it
can't be broken up, or it would break git-bisect.
Make the xHCI driver register its own PCI probe function. This will call
the USB core to create the USB 2.0 roothub, and then create the USB 3.0
roothub. This gets the code for registering a shared roothub out of the
USB core, and allows other HCDs later to decide if and how many shared
roothubs they want to allocate.
Make sure the xHCI's reset method marks the xHCI host controller's primary
roothub as the USB 2.0 roothub. This ensures that the high speed bus will
be processed first when the PCI device is resumed, and any USB 3.0 devices
that have migrated over to high speed will migrate back after being reset.
This ensures that USB persist works with these odd devices.
The reset method will also mark the xHCI USB2 roothub as having an
integrated TT. Like EHCI host controllers with a "rate matching hub" the
xHCI USB 2.0 roothub doesn't have an OHCI or UHCI companion controller.
It doesn't really have a TT, but we'll lie and say it has an integrated
TT. We need to do this because the USB core will reject LS/FS devices
under a HS hub without a TT.
Other details:
-------------
The roothub emulation code is changed to return the correct number of
ports for the two roothubs. For the USB 3.0 roothub, it only reports the
USB 3.0 ports. For the USB 2.0 roothub, it reports all the LS/FS/HS
ports. The code to disable a port now checks the speed of the roothub,
and refuses to disable SuperSpeed ports under the USB 3.0 roothub.
The code for initializing a new device context must be changed to set the
proper roothub port number. Since we've split the xHCI host into two
roothubs, we can't just use the port number in the ancestor hub. Instead,
we loop through the array of hardware port status register speeds and find
the Nth port with a similar speed.
The port status change event handler is updated to figure out whether the
port that reported the change is a USB 3.0 port, or a non-SuperSpeed port.
Once it figures out the port speed, it kicks the proper roothub.
The function to find a slot ID based on the port index is updated to take
into account that the two roothubs will have over-lapping port indexes.
It checks that the virtual device with a matching port index is the same
speed as the passed in roothub.
There's also changes to the driver initialization and shutdown paths:
1. Make sure that the xhci_hcd pointer is shared across the two
usb_hcd structures. The xhci_hcd pointer is allocated and the
registers are mapped in when xhci_pci_setup() is called with the
primary HCD. When xhci_pci_setup() is called with the non-primary
HCD, the xhci_hcd pointer is stored.
2. Make sure to set the sg_tablesize for both usb_hcd structures. Set
the PCI DMA mask for the non-primary HCD to allow for 64-bit or 32-bit
DMA. (The PCI DMA mask is set from the primary HCD further down in
the xhci_pci_setup() function.)
3. Ensure that the host controller doesn't start kicking khubd in
response to port status changes before both usb_hcd structures are
registered. xhci_run() only starts the xHC running once it has been
called with the non-primary roothub. Similarly, the xhci_stop()
function only halts the host controller when it is called with the
non-primary HCD. Then on the second call, it resets and cleans up the
MSI-X irqs.
Signed-off-by: Sarah Sharp <sarah.a.sharp@linux.intel.com>
2010-12-17 03:21:10 +08:00
|
|
|
|
continue;
|
|
|
|
|
|
|
|
|
|
/*
|
|
|
|
|
* USB 3.0 ports are always under a USB 3.0 hub. USB 2.0 and
|
|
|
|
|
* 1.1 ports are under the USB 2.0 hub. If the port speed
|
|
|
|
|
* matches the device speed, it's a similar speed port.
|
|
|
|
|
*/
|
|
|
|
|
if ((port_speed == 0x03) == (udev->speed == USB_SPEED_SUPER))
|
|
|
|
|
num_similar_speed_ports++;
|
|
|
|
|
if (num_similar_speed_ports == faked_port_num)
|
|
|
|
|
/* Roothub ports are numbered from 1 to N */
|
|
|
|
|
return i+1;
|
|
|
|
|
}
|
|
|
|
|
return 0;
|
|
|
|
|
}
|
|
|
|
|
|
2009-04-28 10:57:38 +08:00
|
|
|
|
/* Setup an xHCI virtual device for a Set Address command */
|
|
|
|
|
int xhci_setup_addressable_virt_dev(struct xhci_hcd *xhci, struct usb_device *udev)
|
|
|
|
|
{
|
|
|
|
|
struct xhci_virt_device *dev;
|
|
|
|
|
struct xhci_ep_ctx *ep0_ctx;
|
2009-07-28 03:05:15 +08:00
|
|
|
|
struct xhci_slot_ctx *slot_ctx;
|
|
|
|
|
struct xhci_input_control_ctx *ctrl_ctx;
|
xhci: Register second xHCI roothub.
This patch changes the xHCI driver to allocate two roothubs. This touches
the driver initialization and shutdown paths, roothub emulation code, and
port status change event handlers. This is a rather large patch, but it
can't be broken up, or it would break git-bisect.
Make the xHCI driver register its own PCI probe function. This will call
the USB core to create the USB 2.0 roothub, and then create the USB 3.0
roothub. This gets the code for registering a shared roothub out of the
USB core, and allows other HCDs later to decide if and how many shared
roothubs they want to allocate.
Make sure the xHCI's reset method marks the xHCI host controller's primary
roothub as the USB 2.0 roothub. This ensures that the high speed bus will
be processed first when the PCI device is resumed, and any USB 3.0 devices
that have migrated over to high speed will migrate back after being reset.
This ensures that USB persist works with these odd devices.
The reset method will also mark the xHCI USB2 roothub as having an
integrated TT. Like EHCI host controllers with a "rate matching hub" the
xHCI USB 2.0 roothub doesn't have an OHCI or UHCI companion controller.
It doesn't really have a TT, but we'll lie and say it has an integrated
TT. We need to do this because the USB core will reject LS/FS devices
under a HS hub without a TT.
Other details:
-------------
The roothub emulation code is changed to return the correct number of
ports for the two roothubs. For the USB 3.0 roothub, it only reports the
USB 3.0 ports. For the USB 2.0 roothub, it reports all the LS/FS/HS
ports. The code to disable a port now checks the speed of the roothub,
and refuses to disable SuperSpeed ports under the USB 3.0 roothub.
The code for initializing a new device context must be changed to set the
proper roothub port number. Since we've split the xHCI host into two
roothubs, we can't just use the port number in the ancestor hub. Instead,
we loop through the array of hardware port status register speeds and find
the Nth port with a similar speed.
The port status change event handler is updated to figure out whether the
port that reported the change is a USB 3.0 port, or a non-SuperSpeed port.
Once it figures out the port speed, it kicks the proper roothub.
The function to find a slot ID based on the port index is updated to take
into account that the two roothubs will have over-lapping port indexes.
It checks that the virtual device with a matching port index is the same
speed as the passed in roothub.
There's also changes to the driver initialization and shutdown paths:
1. Make sure that the xhci_hcd pointer is shared across the two
usb_hcd structures. The xhci_hcd pointer is allocated and the
registers are mapped in when xhci_pci_setup() is called with the
primary HCD. When xhci_pci_setup() is called with the non-primary
HCD, the xhci_hcd pointer is stored.
2. Make sure to set the sg_tablesize for both usb_hcd structures. Set
the PCI DMA mask for the non-primary HCD to allow for 64-bit or 32-bit
DMA. (The PCI DMA mask is set from the primary HCD further down in
the xhci_pci_setup() function.)
3. Ensure that the host controller doesn't start kicking khubd in
response to port status changes before both usb_hcd structures are
registered. xhci_run() only starts the xHC running once it has been
called with the non-primary roothub. Similarly, the xhci_stop()
function only halts the host controller when it is called with the
non-primary HCD. Then on the second call, it resets and cleans up the
MSI-X irqs.
Signed-off-by: Sarah Sharp <sarah.a.sharp@linux.intel.com>
2010-12-17 03:21:10 +08:00
|
|
|
|
u32 port_num;
|
|
|
|
|
struct usb_device *top_dev;
|
2009-04-28 10:57:38 +08:00
|
|
|
|
|
|
|
|
|
dev = xhci->devs[udev->slot_id];
|
|
|
|
|
/* Slot ID 0 is reserved */
|
|
|
|
|
if (udev->slot_id == 0 || !dev) {
|
|
|
|
|
xhci_warn(xhci, "Slot ID %d is not assigned to this device\n",
|
|
|
|
|
udev->slot_id);
|
|
|
|
|
return -EINVAL;
|
|
|
|
|
}
|
2009-07-28 03:05:15 +08:00
|
|
|
|
ep0_ctx = xhci_get_ep_ctx(xhci, dev->in_ctx, 0);
|
|
|
|
|
ctrl_ctx = xhci_get_input_control_ctx(xhci, dev->in_ctx);
|
|
|
|
|
slot_ctx = xhci_get_slot_ctx(xhci, dev->in_ctx);
|
2009-04-28 10:57:38 +08:00
|
|
|
|
|
|
|
|
|
/* 2) New slot context and endpoint 0 context are valid*/
|
2011-03-29 10:40:46 +08:00
|
|
|
|
ctrl_ctx->add_flags = cpu_to_le32(SLOT_FLAG | EP0_FLAG);
|
2009-04-28 10:57:38 +08:00
|
|
|
|
|
|
|
|
|
/* 3) Only the control endpoint is valid - one endpoint context */
|
2011-06-01 08:22:55 +08:00
|
|
|
|
slot_ctx->dev_info |= cpu_to_le32(LAST_CTX(1) | udev->route);
|
2009-04-28 10:57:38 +08:00
|
|
|
|
switch (udev->speed) {
|
|
|
|
|
case USB_SPEED_SUPER:
|
2011-06-01 08:22:55 +08:00
|
|
|
|
slot_ctx->dev_info |= cpu_to_le32(SLOT_SPEED_SS);
|
2009-04-28 10:57:38 +08:00
|
|
|
|
break;
|
|
|
|
|
case USB_SPEED_HIGH:
|
2011-06-01 08:22:55 +08:00
|
|
|
|
slot_ctx->dev_info |= cpu_to_le32(SLOT_SPEED_HS);
|
2009-04-28 10:57:38 +08:00
|
|
|
|
break;
|
|
|
|
|
case USB_SPEED_FULL:
|
2011-06-01 08:22:55 +08:00
|
|
|
|
slot_ctx->dev_info |= cpu_to_le32(SLOT_SPEED_FS);
|
2009-04-28 10:57:38 +08:00
|
|
|
|
break;
|
|
|
|
|
case USB_SPEED_LOW:
|
2011-06-01 08:22:55 +08:00
|
|
|
|
slot_ctx->dev_info |= cpu_to_le32(SLOT_SPEED_LS);
|
2009-04-28 10:57:38 +08:00
|
|
|
|
break;
|
2010-01-15 03:08:04 +08:00
|
|
|
|
case USB_SPEED_WIRELESS:
|
2009-04-28 10:57:38 +08:00
|
|
|
|
xhci_dbg(xhci, "FIXME xHCI doesn't support wireless speeds\n");
|
|
|
|
|
return -EINVAL;
|
|
|
|
|
break;
|
|
|
|
|
default:
|
|
|
|
|
/* Speed was set earlier, this shouldn't happen. */
|
|
|
|
|
BUG();
|
|
|
|
|
}
|
|
|
|
|
/* Find the root hub port this device is under */
|
xhci: Register second xHCI roothub.
This patch changes the xHCI driver to allocate two roothubs. This touches
the driver initialization and shutdown paths, roothub emulation code, and
port status change event handlers. This is a rather large patch, but it
can't be broken up, or it would break git-bisect.
Make the xHCI driver register its own PCI probe function. This will call
the USB core to create the USB 2.0 roothub, and then create the USB 3.0
roothub. This gets the code for registering a shared roothub out of the
USB core, and allows other HCDs later to decide if and how many shared
roothubs they want to allocate.
Make sure the xHCI's reset method marks the xHCI host controller's primary
roothub as the USB 2.0 roothub. This ensures that the high speed bus will
be processed first when the PCI device is resumed, and any USB 3.0 devices
that have migrated over to high speed will migrate back after being reset.
This ensures that USB persist works with these odd devices.
The reset method will also mark the xHCI USB2 roothub as having an
integrated TT. Like EHCI host controllers with a "rate matching hub" the
xHCI USB 2.0 roothub doesn't have an OHCI or UHCI companion controller.
It doesn't really have a TT, but we'll lie and say it has an integrated
TT. We need to do this because the USB core will reject LS/FS devices
under a HS hub without a TT.
Other details:
-------------
The roothub emulation code is changed to return the correct number of
ports for the two roothubs. For the USB 3.0 roothub, it only reports the
USB 3.0 ports. For the USB 2.0 roothub, it reports all the LS/FS/HS
ports. The code to disable a port now checks the speed of the roothub,
and refuses to disable SuperSpeed ports under the USB 3.0 roothub.
The code for initializing a new device context must be changed to set the
proper roothub port number. Since we've split the xHCI host into two
roothubs, we can't just use the port number in the ancestor hub. Instead,
we loop through the array of hardware port status register speeds and find
the Nth port with a similar speed.
The port status change event handler is updated to figure out whether the
port that reported the change is a USB 3.0 port, or a non-SuperSpeed port.
Once it figures out the port speed, it kicks the proper roothub.
The function to find a slot ID based on the port index is updated to take
into account that the two roothubs will have over-lapping port indexes.
It checks that the virtual device with a matching port index is the same
speed as the passed in roothub.
There's also changes to the driver initialization and shutdown paths:
1. Make sure that the xhci_hcd pointer is shared across the two
usb_hcd structures. The xhci_hcd pointer is allocated and the
registers are mapped in when xhci_pci_setup() is called with the
primary HCD. When xhci_pci_setup() is called with the non-primary
HCD, the xhci_hcd pointer is stored.
2. Make sure to set the sg_tablesize for both usb_hcd structures. Set
the PCI DMA mask for the non-primary HCD to allow for 64-bit or 32-bit
DMA. (The PCI DMA mask is set from the primary HCD further down in
the xhci_pci_setup() function.)
3. Ensure that the host controller doesn't start kicking khubd in
response to port status changes before both usb_hcd structures are
registered. xhci_run() only starts the xHC running once it has been
called with the non-primary roothub. Similarly, the xhci_stop()
function only halts the host controller when it is called with the
non-primary HCD. Then on the second call, it resets and cleans up the
MSI-X irqs.
Signed-off-by: Sarah Sharp <sarah.a.sharp@linux.intel.com>
2010-12-17 03:21:10 +08:00
|
|
|
|
port_num = xhci_find_real_port_number(xhci, udev);
|
|
|
|
|
if (!port_num)
|
|
|
|
|
return -EINVAL;
|
2011-06-01 08:22:55 +08:00
|
|
|
|
slot_ctx->dev_info2 |= cpu_to_le32(ROOT_HUB_PORT(port_num));
|
xhci: Register second xHCI roothub.
This patch changes the xHCI driver to allocate two roothubs. This touches
the driver initialization and shutdown paths, roothub emulation code, and
port status change event handlers. This is a rather large patch, but it
can't be broken up, or it would break git-bisect.
Make the xHCI driver register its own PCI probe function. This will call
the USB core to create the USB 2.0 roothub, and then create the USB 3.0
roothub. This gets the code for registering a shared roothub out of the
USB core, and allows other HCDs later to decide if and how many shared
roothubs they want to allocate.
Make sure the xHCI's reset method marks the xHCI host controller's primary
roothub as the USB 2.0 roothub. This ensures that the high speed bus will
be processed first when the PCI device is resumed, and any USB 3.0 devices
that have migrated over to high speed will migrate back after being reset.
This ensures that USB persist works with these odd devices.
The reset method will also mark the xHCI USB2 roothub as having an
integrated TT. Like EHCI host controllers with a "rate matching hub" the
xHCI USB 2.0 roothub doesn't have an OHCI or UHCI companion controller.
It doesn't really have a TT, but we'll lie and say it has an integrated
TT. We need to do this because the USB core will reject LS/FS devices
under a HS hub without a TT.
Other details:
-------------
The roothub emulation code is changed to return the correct number of
ports for the two roothubs. For the USB 3.0 roothub, it only reports the
USB 3.0 ports. For the USB 2.0 roothub, it reports all the LS/FS/HS
ports. The code to disable a port now checks the speed of the roothub,
and refuses to disable SuperSpeed ports under the USB 3.0 roothub.
The code for initializing a new device context must be changed to set the
proper roothub port number. Since we've split the xHCI host into two
roothubs, we can't just use the port number in the ancestor hub. Instead,
we loop through the array of hardware port status register speeds and find
the Nth port with a similar speed.
The port status change event handler is updated to figure out whether the
port that reported the change is a USB 3.0 port, or a non-SuperSpeed port.
Once it figures out the port speed, it kicks the proper roothub.
The function to find a slot ID based on the port index is updated to take
into account that the two roothubs will have over-lapping port indexes.
It checks that the virtual device with a matching port index is the same
speed as the passed in roothub.
There's also changes to the driver initialization and shutdown paths:
1. Make sure that the xhci_hcd pointer is shared across the two
usb_hcd structures. The xhci_hcd pointer is allocated and the
registers are mapped in when xhci_pci_setup() is called with the
primary HCD. When xhci_pci_setup() is called with the non-primary
HCD, the xhci_hcd pointer is stored.
2. Make sure to set the sg_tablesize for both usb_hcd structures. Set
the PCI DMA mask for the non-primary HCD to allow for 64-bit or 32-bit
DMA. (The PCI DMA mask is set from the primary HCD further down in
the xhci_pci_setup() function.)
3. Ensure that the host controller doesn't start kicking khubd in
response to port status changes before both usb_hcd structures are
registered. xhci_run() only starts the xHC running once it has been
called with the non-primary roothub. Similarly, the xhci_stop()
function only halts the host controller when it is called with the
non-primary HCD. Then on the second call, it resets and cleans up the
MSI-X irqs.
Signed-off-by: Sarah Sharp <sarah.a.sharp@linux.intel.com>
2010-12-17 03:21:10 +08:00
|
|
|
|
/* Set the port number in the virtual_device to the faked port number */
|
2009-04-28 10:57:38 +08:00
|
|
|
|
for (top_dev = udev; top_dev->parent && top_dev->parent->parent;
|
|
|
|
|
top_dev = top_dev->parent)
|
|
|
|
|
/* Found device below root hub */;
|
2011-09-03 02:05:41 +08:00
|
|
|
|
dev->fake_port = top_dev->portnum;
|
xhci: Register second xHCI roothub.
This patch changes the xHCI driver to allocate two roothubs. This touches
the driver initialization and shutdown paths, roothub emulation code, and
port status change event handlers. This is a rather large patch, but it
can't be broken up, or it would break git-bisect.
Make the xHCI driver register its own PCI probe function. This will call
the USB core to create the USB 2.0 roothub, and then create the USB 3.0
roothub. This gets the code for registering a shared roothub out of the
USB core, and allows other HCDs later to decide if and how many shared
roothubs they want to allocate.
Make sure the xHCI's reset method marks the xHCI host controller's primary
roothub as the USB 2.0 roothub. This ensures that the high speed bus will
be processed first when the PCI device is resumed, and any USB 3.0 devices
that have migrated over to high speed will migrate back after being reset.
This ensures that USB persist works with these odd devices.
The reset method will also mark the xHCI USB2 roothub as having an
integrated TT. Like EHCI host controllers with a "rate matching hub" the
xHCI USB 2.0 roothub doesn't have an OHCI or UHCI companion controller.
It doesn't really have a TT, but we'll lie and say it has an integrated
TT. We need to do this because the USB core will reject LS/FS devices
under a HS hub without a TT.
Other details:
-------------
The roothub emulation code is changed to return the correct number of
ports for the two roothubs. For the USB 3.0 roothub, it only reports the
USB 3.0 ports. For the USB 2.0 roothub, it reports all the LS/FS/HS
ports. The code to disable a port now checks the speed of the roothub,
and refuses to disable SuperSpeed ports under the USB 3.0 roothub.
The code for initializing a new device context must be changed to set the
proper roothub port number. Since we've split the xHCI host into two
roothubs, we can't just use the port number in the ancestor hub. Instead,
we loop through the array of hardware port status register speeds and find
the Nth port with a similar speed.
The port status change event handler is updated to figure out whether the
port that reported the change is a USB 3.0 port, or a non-SuperSpeed port.
Once it figures out the port speed, it kicks the proper roothub.
The function to find a slot ID based on the port index is updated to take
into account that the two roothubs will have over-lapping port indexes.
It checks that the virtual device with a matching port index is the same
speed as the passed in roothub.
There's also changes to the driver initialization and shutdown paths:
1. Make sure that the xhci_hcd pointer is shared across the two
usb_hcd structures. The xhci_hcd pointer is allocated and the
registers are mapped in when xhci_pci_setup() is called with the
primary HCD. When xhci_pci_setup() is called with the non-primary
HCD, the xhci_hcd pointer is stored.
2. Make sure to set the sg_tablesize for both usb_hcd structures. Set
the PCI DMA mask for the non-primary HCD to allow for 64-bit or 32-bit
DMA. (The PCI DMA mask is set from the primary HCD further down in
the xhci_pci_setup() function.)
3. Ensure that the host controller doesn't start kicking khubd in
response to port status changes before both usb_hcd structures are
registered. xhci_run() only starts the xHC running once it has been
called with the non-primary roothub. Similarly, the xhci_stop()
function only halts the host controller when it is called with the
non-primary HCD. Then on the second call, it resets and cleans up the
MSI-X irqs.
Signed-off-by: Sarah Sharp <sarah.a.sharp@linux.intel.com>
2010-12-17 03:21:10 +08:00
|
|
|
|
xhci_dbg(xhci, "Set root hub portnum to %d\n", port_num);
|
2011-09-03 02:05:41 +08:00
|
|
|
|
xhci_dbg(xhci, "Set fake root hub portnum to %d\n", dev->fake_port);
|
2009-04-28 10:57:38 +08:00
|
|
|
|
|
2011-03-03 21:40:51 +08:00
|
|
|
|
/* Is this a LS/FS device under an external HS hub? */
|
|
|
|
|
if (udev->tt && udev->tt->hub->parent) {
|
2011-03-29 10:40:46 +08:00
|
|
|
|
slot_ctx->tt_info = cpu_to_le32(udev->tt->hub->slot_id |
|
|
|
|
|
(udev->ttport << 8));
|
2009-09-05 01:53:19 +08:00
|
|
|
|
if (udev->tt->multi)
|
2011-03-29 10:40:46 +08:00
|
|
|
|
slot_ctx->dev_info |= cpu_to_le32(DEV_MTT);
|
2009-04-28 10:57:38 +08:00
|
|
|
|
}
|
2009-04-30 10:14:08 +08:00
|
|
|
|
xhci_dbg(xhci, "udev->tt = %p\n", udev->tt);
|
2009-04-28 10:57:38 +08:00
|
|
|
|
xhci_dbg(xhci, "udev->ttport = 0x%x\n", udev->ttport);
|
|
|
|
|
|
|
|
|
|
/* Step 4 - ring already allocated */
|
|
|
|
|
/* Step 5 */
|
2011-03-29 10:40:46 +08:00
|
|
|
|
ep0_ctx->ep_info2 = cpu_to_le32(EP_TYPE(CTRL_EP));
|
2009-04-28 10:57:38 +08:00
|
|
|
|
/*
|
|
|
|
|
* XXX: Not sure about wireless USB devices.
|
|
|
|
|
*/
|
2009-08-08 05:04:46 +08:00
|
|
|
|
switch (udev->speed) {
|
|
|
|
|
case USB_SPEED_SUPER:
|
2011-03-29 10:40:46 +08:00
|
|
|
|
ep0_ctx->ep_info2 |= cpu_to_le32(MAX_PACKET(512));
|
2009-08-08 05:04:46 +08:00
|
|
|
|
break;
|
|
|
|
|
case USB_SPEED_HIGH:
|
|
|
|
|
/* USB core guesses at a 64-byte max packet first for FS devices */
|
|
|
|
|
case USB_SPEED_FULL:
|
2011-03-29 10:40:46 +08:00
|
|
|
|
ep0_ctx->ep_info2 |= cpu_to_le32(MAX_PACKET(64));
|
2009-08-08 05:04:46 +08:00
|
|
|
|
break;
|
|
|
|
|
case USB_SPEED_LOW:
|
2011-03-29 10:40:46 +08:00
|
|
|
|
ep0_ctx->ep_info2 |= cpu_to_le32(MAX_PACKET(8));
|
2009-08-08 05:04:46 +08:00
|
|
|
|
break;
|
2010-01-15 03:08:04 +08:00
|
|
|
|
case USB_SPEED_WIRELESS:
|
2009-08-08 05:04:46 +08:00
|
|
|
|
xhci_dbg(xhci, "FIXME xHCI doesn't support wireless speeds\n");
|
|
|
|
|
return -EINVAL;
|
|
|
|
|
break;
|
|
|
|
|
default:
|
|
|
|
|
/* New speed? */
|
|
|
|
|
BUG();
|
|
|
|
|
}
|
2009-04-28 10:57:38 +08:00
|
|
|
|
/* EP 0 can handle "burst" sizes of 1, so Max Burst Size field is 0 */
|
2011-03-29 10:40:46 +08:00
|
|
|
|
ep0_ctx->ep_info2 |= cpu_to_le32(MAX_BURST(0) | ERROR_COUNT(3));
|
2009-04-28 10:57:38 +08:00
|
|
|
|
|
2011-03-29 10:40:46 +08:00
|
|
|
|
ep0_ctx->deq = cpu_to_le64(dev->eps[0].ring->first_seg->dma |
|
|
|
|
|
dev->eps[0].ring->cycle_state);
|
2009-04-28 10:57:38 +08:00
|
|
|
|
|
|
|
|
|
/* Steps 7 and 8 were done in xhci_alloc_virt_device() */
|
|
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
|
}
|
|
|
|
|
|
2011-03-24 13:41:23 +08:00
|
|
|
|
/*
|
|
|
|
|
* Convert interval expressed as 2^(bInterval - 1) == interval into
|
|
|
|
|
* straight exponent value 2^n == interval.
|
|
|
|
|
*
|
|
|
|
|
*/
|
|
|
|
|
static unsigned int xhci_parse_exponent_interval(struct usb_device *udev,
|
|
|
|
|
struct usb_host_endpoint *ep)
|
|
|
|
|
{
|
|
|
|
|
unsigned int interval;
|
|
|
|
|
|
|
|
|
|
interval = clamp_val(ep->desc.bInterval, 1, 16) - 1;
|
|
|
|
|
if (interval != ep->desc.bInterval - 1)
|
|
|
|
|
dev_warn(&udev->dev,
|
2011-06-01 05:37:23 +08:00
|
|
|
|
"ep %#x - rounding interval to %d %sframes\n",
|
2011-03-24 13:41:23 +08:00
|
|
|
|
ep->desc.bEndpointAddress,
|
2011-06-01 05:37:23 +08:00
|
|
|
|
1 << interval,
|
|
|
|
|
udev->speed == USB_SPEED_FULL ? "" : "micro");
|
|
|
|
|
|
|
|
|
|
if (udev->speed == USB_SPEED_FULL) {
|
|
|
|
|
/*
|
|
|
|
|
* Full speed isoc endpoints specify interval in frames,
|
|
|
|
|
* not microframes. We are using microframes everywhere,
|
|
|
|
|
* so adjust accordingly.
|
|
|
|
|
*/
|
|
|
|
|
interval += 3; /* 1 frame = 2^3 uframes */
|
|
|
|
|
}
|
2011-03-24 13:41:23 +08:00
|
|
|
|
|
|
|
|
|
return interval;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
/*
|
|
|
|
|
* Convert bInterval expressed in frames (in 1-255 range) to exponent of
|
|
|
|
|
* microframes, rounded down to nearest power of 2.
|
|
|
|
|
*/
|
|
|
|
|
static unsigned int xhci_parse_frame_interval(struct usb_device *udev,
|
|
|
|
|
struct usb_host_endpoint *ep)
|
|
|
|
|
{
|
|
|
|
|
unsigned int interval;
|
|
|
|
|
|
|
|
|
|
interval = fls(8 * ep->desc.bInterval) - 1;
|
|
|
|
|
interval = clamp_val(interval, 3, 10);
|
|
|
|
|
if ((1 << interval) != 8 * ep->desc.bInterval)
|
|
|
|
|
dev_warn(&udev->dev,
|
|
|
|
|
"ep %#x - rounding interval to %d microframes, ep desc says %d microframes\n",
|
|
|
|
|
ep->desc.bEndpointAddress,
|
|
|
|
|
1 << interval,
|
|
|
|
|
8 * ep->desc.bInterval);
|
|
|
|
|
|
|
|
|
|
return interval;
|
|
|
|
|
}
|
|
|
|
|
|
USB: xhci: Bandwidth allocation support
Since the xHCI host controller hardware (xHC) has an internal schedule, it
needs a better representation of what devices are consuming bandwidth on
the bus. Each device is represented by a device context, with data about
the device, endpoints, and pointers to each endpoint ring.
We need to update the endpoint information for a device context before a
new configuration or alternate interface setting is selected. We setup an
input device context with modified endpoint information and newly
allocated endpoint rings, and then submit a Configure Endpoint Command to
the hardware.
The host controller can reject the new configuration if it exceeds the bus
bandwidth, or the host controller doesn't have enough internal resources
for the configuration. If the command fails, we still have the older
device context with the previous configuration. If the command succeeds,
we free the old endpoint rings.
The root hub isn't a real device, so always say yes to any bandwidth
changes for it.
The USB core will enable, disable, and then enable endpoint 0 several
times during the initialization sequence. The device will always have an
endpoint ring for endpoint 0 and bandwidth allocated for that, unless the
device is disconnected or gets a SetAddress 0 request. So we don't pay
attention for when xhci_check_bandwidth() is called for a re-add of
endpoint 0.
Signed-off-by: Sarah Sharp <sarah.a.sharp@linux.intel.com>
Signed-off-by: Greg Kroah-Hartman <gregkh@suse.de>
2009-04-28 10:58:38 +08:00
|
|
|
|
/* Return the polling or NAK interval.
|
|
|
|
|
*
|
|
|
|
|
* The polling interval is expressed in "microframes". If xHCI's Interval field
|
|
|
|
|
* is set to N, it will service the endpoint every 2^(Interval)*125us.
|
|
|
|
|
*
|
|
|
|
|
* The NAK interval is one NAK per 1 to 255 microframes, or no NAKs if interval
|
|
|
|
|
* is set to 0.
|
|
|
|
|
*/
|
2011-03-20 17:15:16 +08:00
|
|
|
|
static unsigned int xhci_get_endpoint_interval(struct usb_device *udev,
|
USB: xhci: Bandwidth allocation support
Since the xHCI host controller hardware (xHC) has an internal schedule, it
needs a better representation of what devices are consuming bandwidth on
the bus. Each device is represented by a device context, with data about
the device, endpoints, and pointers to each endpoint ring.
We need to update the endpoint information for a device context before a
new configuration or alternate interface setting is selected. We setup an
input device context with modified endpoint information and newly
allocated endpoint rings, and then submit a Configure Endpoint Command to
the hardware.
The host controller can reject the new configuration if it exceeds the bus
bandwidth, or the host controller doesn't have enough internal resources
for the configuration. If the command fails, we still have the older
device context with the previous configuration. If the command succeeds,
we free the old endpoint rings.
The root hub isn't a real device, so always say yes to any bandwidth
changes for it.
The USB core will enable, disable, and then enable endpoint 0 several
times during the initialization sequence. The device will always have an
endpoint ring for endpoint 0 and bandwidth allocated for that, unless the
device is disconnected or gets a SetAddress 0 request. So we don't pay
attention for when xhci_check_bandwidth() is called for a re-add of
endpoint 0.
Signed-off-by: Sarah Sharp <sarah.a.sharp@linux.intel.com>
Signed-off-by: Greg Kroah-Hartman <gregkh@suse.de>
2009-04-28 10:58:38 +08:00
|
|
|
|
struct usb_host_endpoint *ep)
|
|
|
|
|
{
|
|
|
|
|
unsigned int interval = 0;
|
|
|
|
|
|
|
|
|
|
switch (udev->speed) {
|
|
|
|
|
case USB_SPEED_HIGH:
|
|
|
|
|
/* Max NAK rate */
|
|
|
|
|
if (usb_endpoint_xfer_control(&ep->desc) ||
|
2011-03-24 13:41:23 +08:00
|
|
|
|
usb_endpoint_xfer_bulk(&ep->desc)) {
|
USB: xhci: Bandwidth allocation support
Since the xHCI host controller hardware (xHC) has an internal schedule, it
needs a better representation of what devices are consuming bandwidth on
the bus. Each device is represented by a device context, with data about
the device, endpoints, and pointers to each endpoint ring.
We need to update the endpoint information for a device context before a
new configuration or alternate interface setting is selected. We setup an
input device context with modified endpoint information and newly
allocated endpoint rings, and then submit a Configure Endpoint Command to
the hardware.
The host controller can reject the new configuration if it exceeds the bus
bandwidth, or the host controller doesn't have enough internal resources
for the configuration. If the command fails, we still have the older
device context with the previous configuration. If the command succeeds,
we free the old endpoint rings.
The root hub isn't a real device, so always say yes to any bandwidth
changes for it.
The USB core will enable, disable, and then enable endpoint 0 several
times during the initialization sequence. The device will always have an
endpoint ring for endpoint 0 and bandwidth allocated for that, unless the
device is disconnected or gets a SetAddress 0 request. So we don't pay
attention for when xhci_check_bandwidth() is called for a re-add of
endpoint 0.
Signed-off-by: Sarah Sharp <sarah.a.sharp@linux.intel.com>
Signed-off-by: Greg Kroah-Hartman <gregkh@suse.de>
2009-04-28 10:58:38 +08:00
|
|
|
|
interval = ep->desc.bInterval;
|
2011-03-24 13:41:23 +08:00
|
|
|
|
break;
|
|
|
|
|
}
|
USB: xhci: Bandwidth allocation support
Since the xHCI host controller hardware (xHC) has an internal schedule, it
needs a better representation of what devices are consuming bandwidth on
the bus. Each device is represented by a device context, with data about
the device, endpoints, and pointers to each endpoint ring.
We need to update the endpoint information for a device context before a
new configuration or alternate interface setting is selected. We setup an
input device context with modified endpoint information and newly
allocated endpoint rings, and then submit a Configure Endpoint Command to
the hardware.
The host controller can reject the new configuration if it exceeds the bus
bandwidth, or the host controller doesn't have enough internal resources
for the configuration. If the command fails, we still have the older
device context with the previous configuration. If the command succeeds,
we free the old endpoint rings.
The root hub isn't a real device, so always say yes to any bandwidth
changes for it.
The USB core will enable, disable, and then enable endpoint 0 several
times during the initialization sequence. The device will always have an
endpoint ring for endpoint 0 and bandwidth allocated for that, unless the
device is disconnected or gets a SetAddress 0 request. So we don't pay
attention for when xhci_check_bandwidth() is called for a re-add of
endpoint 0.
Signed-off-by: Sarah Sharp <sarah.a.sharp@linux.intel.com>
Signed-off-by: Greg Kroah-Hartman <gregkh@suse.de>
2009-04-28 10:58:38 +08:00
|
|
|
|
/* Fall through - SS and HS isoc/int have same decoding */
|
2011-03-24 13:41:23 +08:00
|
|
|
|
|
USB: xhci: Bandwidth allocation support
Since the xHCI host controller hardware (xHC) has an internal schedule, it
needs a better representation of what devices are consuming bandwidth on
the bus. Each device is represented by a device context, with data about
the device, endpoints, and pointers to each endpoint ring.
We need to update the endpoint information for a device context before a
new configuration or alternate interface setting is selected. We setup an
input device context with modified endpoint information and newly
allocated endpoint rings, and then submit a Configure Endpoint Command to
the hardware.
The host controller can reject the new configuration if it exceeds the bus
bandwidth, or the host controller doesn't have enough internal resources
for the configuration. If the command fails, we still have the older
device context with the previous configuration. If the command succeeds,
we free the old endpoint rings.
The root hub isn't a real device, so always say yes to any bandwidth
changes for it.
The USB core will enable, disable, and then enable endpoint 0 several
times during the initialization sequence. The device will always have an
endpoint ring for endpoint 0 and bandwidth allocated for that, unless the
device is disconnected or gets a SetAddress 0 request. So we don't pay
attention for when xhci_check_bandwidth() is called for a re-add of
endpoint 0.
Signed-off-by: Sarah Sharp <sarah.a.sharp@linux.intel.com>
Signed-off-by: Greg Kroah-Hartman <gregkh@suse.de>
2009-04-28 10:58:38 +08:00
|
|
|
|
case USB_SPEED_SUPER:
|
|
|
|
|
if (usb_endpoint_xfer_int(&ep->desc) ||
|
2011-03-24 13:41:23 +08:00
|
|
|
|
usb_endpoint_xfer_isoc(&ep->desc)) {
|
|
|
|
|
interval = xhci_parse_exponent_interval(udev, ep);
|
USB: xhci: Bandwidth allocation support
Since the xHCI host controller hardware (xHC) has an internal schedule, it
needs a better representation of what devices are consuming bandwidth on
the bus. Each device is represented by a device context, with data about
the device, endpoints, and pointers to each endpoint ring.
We need to update the endpoint information for a device context before a
new configuration or alternate interface setting is selected. We setup an
input device context with modified endpoint information and newly
allocated endpoint rings, and then submit a Configure Endpoint Command to
the hardware.
The host controller can reject the new configuration if it exceeds the bus
bandwidth, or the host controller doesn't have enough internal resources
for the configuration. If the command fails, we still have the older
device context with the previous configuration. If the command succeeds,
we free the old endpoint rings.
The root hub isn't a real device, so always say yes to any bandwidth
changes for it.
The USB core will enable, disable, and then enable endpoint 0 several
times during the initialization sequence. The device will always have an
endpoint ring for endpoint 0 and bandwidth allocated for that, unless the
device is disconnected or gets a SetAddress 0 request. So we don't pay
attention for when xhci_check_bandwidth() is called for a re-add of
endpoint 0.
Signed-off-by: Sarah Sharp <sarah.a.sharp@linux.intel.com>
Signed-off-by: Greg Kroah-Hartman <gregkh@suse.de>
2009-04-28 10:58:38 +08:00
|
|
|
|
}
|
|
|
|
|
break;
|
2011-03-24 13:41:23 +08:00
|
|
|
|
|
USB: xhci: Bandwidth allocation support
Since the xHCI host controller hardware (xHC) has an internal schedule, it
needs a better representation of what devices are consuming bandwidth on
the bus. Each device is represented by a device context, with data about
the device, endpoints, and pointers to each endpoint ring.
We need to update the endpoint information for a device context before a
new configuration or alternate interface setting is selected. We setup an
input device context with modified endpoint information and newly
allocated endpoint rings, and then submit a Configure Endpoint Command to
the hardware.
The host controller can reject the new configuration if it exceeds the bus
bandwidth, or the host controller doesn't have enough internal resources
for the configuration. If the command fails, we still have the older
device context with the previous configuration. If the command succeeds,
we free the old endpoint rings.
The root hub isn't a real device, so always say yes to any bandwidth
changes for it.
The USB core will enable, disable, and then enable endpoint 0 several
times during the initialization sequence. The device will always have an
endpoint ring for endpoint 0 and bandwidth allocated for that, unless the
device is disconnected or gets a SetAddress 0 request. So we don't pay
attention for when xhci_check_bandwidth() is called for a re-add of
endpoint 0.
Signed-off-by: Sarah Sharp <sarah.a.sharp@linux.intel.com>
Signed-off-by: Greg Kroah-Hartman <gregkh@suse.de>
2009-04-28 10:58:38 +08:00
|
|
|
|
case USB_SPEED_FULL:
|
xhci: Fix full speed bInterval encoding.
Dmitry's patch
dfa49c4ad120a784ef1ff0717168aa79f55a483a USB: xhci - fix math in xhci_get_endpoint_interval()
introduced a bug. The USB 2.0 spec says that full speed isochronous endpoints'
bInterval must be decoded as an exponent to a power of two (e.g. interval =
2^(bInterval - 1)). Full speed interrupt endpoints, on the other hand, don't
use exponents, and the interval in frames is encoded straight into bInterval.
Dmitry's patch was supposed to fix up the full speed isochronous to parse
bInterval as an exponent, but instead it changed the *interrupt* endpoint
bInterval decoding. The isochronous endpoint encoding was the same.
This caused full speed devices with interrupt endpoints (including mice, hubs,
and USB to ethernet devices) to fail under NEC 0.96 xHCI host controllers:
[ 100.909818] xhci_hcd 0000:06:00.0: add ep 0x83, slot id 1, new drop flags = 0x0, new add flags = 0x99, new slot info = 0x38100000
[ 100.909821] xhci_hcd 0000:06:00.0: xhci_check_bandwidth called for udev ffff88011f0ea000
...
[ 100.910187] xhci_hcd 0000:06:00.0: ERROR: unexpected command completion code 0x11.
[ 100.910190] xhci_hcd 0000:06:00.0: xhci_reset_bandwidth called for udev ffff88011f0ea000
When the interrupt endpoint was added and a Configure Endpoint command was
issued to the host, the host controller would return a very odd error message
(0x11 means "Slot Not Enabled", which isn't true because the slot was enabled).
Probably the host controller was getting very confused with the bad encoding.
Signed-off-by: Sarah Sharp <sarah.a.sharp@linux.intel.com>
Cc: Dmitry Torokhov <dtor@vmware.com>
Reported-by: Thomas Lindroth <thomas.lindroth@gmail.com>
Tested-by: Thomas Lindroth <thomas.lindroth@gmail.com>
Cc: stable <stable@kernel.org>
Signed-off-by: Greg Kroah-Hartman <gregkh@suse.de>
2011-05-14 04:10:01 +08:00
|
|
|
|
if (usb_endpoint_xfer_isoc(&ep->desc)) {
|
2011-03-24 13:41:23 +08:00
|
|
|
|
interval = xhci_parse_exponent_interval(udev, ep);
|
|
|
|
|
break;
|
|
|
|
|
}
|
|
|
|
|
/*
|
xhci: Fix full speed bInterval encoding.
Dmitry's patch
dfa49c4ad120a784ef1ff0717168aa79f55a483a USB: xhci - fix math in xhci_get_endpoint_interval()
introduced a bug. The USB 2.0 spec says that full speed isochronous endpoints'
bInterval must be decoded as an exponent to a power of two (e.g. interval =
2^(bInterval - 1)). Full speed interrupt endpoints, on the other hand, don't
use exponents, and the interval in frames is encoded straight into bInterval.
Dmitry's patch was supposed to fix up the full speed isochronous to parse
bInterval as an exponent, but instead it changed the *interrupt* endpoint
bInterval decoding. The isochronous endpoint encoding was the same.
This caused full speed devices with interrupt endpoints (including mice, hubs,
and USB to ethernet devices) to fail under NEC 0.96 xHCI host controllers:
[ 100.909818] xhci_hcd 0000:06:00.0: add ep 0x83, slot id 1, new drop flags = 0x0, new add flags = 0x99, new slot info = 0x38100000
[ 100.909821] xhci_hcd 0000:06:00.0: xhci_check_bandwidth called for udev ffff88011f0ea000
...
[ 100.910187] xhci_hcd 0000:06:00.0: ERROR: unexpected command completion code 0x11.
[ 100.910190] xhci_hcd 0000:06:00.0: xhci_reset_bandwidth called for udev ffff88011f0ea000
When the interrupt endpoint was added and a Configure Endpoint command was
issued to the host, the host controller would return a very odd error message
(0x11 means "Slot Not Enabled", which isn't true because the slot was enabled).
Probably the host controller was getting very confused with the bad encoding.
Signed-off-by: Sarah Sharp <sarah.a.sharp@linux.intel.com>
Cc: Dmitry Torokhov <dtor@vmware.com>
Reported-by: Thomas Lindroth <thomas.lindroth@gmail.com>
Tested-by: Thomas Lindroth <thomas.lindroth@gmail.com>
Cc: stable <stable@kernel.org>
Signed-off-by: Greg Kroah-Hartman <gregkh@suse.de>
2011-05-14 04:10:01 +08:00
|
|
|
|
* Fall through for interrupt endpoint interval decoding
|
2011-03-24 13:41:23 +08:00
|
|
|
|
* since it uses the same rules as low speed interrupt
|
|
|
|
|
* endpoints.
|
|
|
|
|
*/
|
|
|
|
|
|
USB: xhci: Bandwidth allocation support
Since the xHCI host controller hardware (xHC) has an internal schedule, it
needs a better representation of what devices are consuming bandwidth on
the bus. Each device is represented by a device context, with data about
the device, endpoints, and pointers to each endpoint ring.
We need to update the endpoint information for a device context before a
new configuration or alternate interface setting is selected. We setup an
input device context with modified endpoint information and newly
allocated endpoint rings, and then submit a Configure Endpoint Command to
the hardware.
The host controller can reject the new configuration if it exceeds the bus
bandwidth, or the host controller doesn't have enough internal resources
for the configuration. If the command fails, we still have the older
device context with the previous configuration. If the command succeeds,
we free the old endpoint rings.
The root hub isn't a real device, so always say yes to any bandwidth
changes for it.
The USB core will enable, disable, and then enable endpoint 0 several
times during the initialization sequence. The device will always have an
endpoint ring for endpoint 0 and bandwidth allocated for that, unless the
device is disconnected or gets a SetAddress 0 request. So we don't pay
attention for when xhci_check_bandwidth() is called for a re-add of
endpoint 0.
Signed-off-by: Sarah Sharp <sarah.a.sharp@linux.intel.com>
Signed-off-by: Greg Kroah-Hartman <gregkh@suse.de>
2009-04-28 10:58:38 +08:00
|
|
|
|
case USB_SPEED_LOW:
|
|
|
|
|
if (usb_endpoint_xfer_int(&ep->desc) ||
|
2011-03-24 13:41:23 +08:00
|
|
|
|
usb_endpoint_xfer_isoc(&ep->desc)) {
|
|
|
|
|
|
|
|
|
|
interval = xhci_parse_frame_interval(udev, ep);
|
USB: xhci: Bandwidth allocation support
Since the xHCI host controller hardware (xHC) has an internal schedule, it
needs a better representation of what devices are consuming bandwidth on
the bus. Each device is represented by a device context, with data about
the device, endpoints, and pointers to each endpoint ring.
We need to update the endpoint information for a device context before a
new configuration or alternate interface setting is selected. We setup an
input device context with modified endpoint information and newly
allocated endpoint rings, and then submit a Configure Endpoint Command to
the hardware.
The host controller can reject the new configuration if it exceeds the bus
bandwidth, or the host controller doesn't have enough internal resources
for the configuration. If the command fails, we still have the older
device context with the previous configuration. If the command succeeds,
we free the old endpoint rings.
The root hub isn't a real device, so always say yes to any bandwidth
changes for it.
The USB core will enable, disable, and then enable endpoint 0 several
times during the initialization sequence. The device will always have an
endpoint ring for endpoint 0 and bandwidth allocated for that, unless the
device is disconnected or gets a SetAddress 0 request. So we don't pay
attention for when xhci_check_bandwidth() is called for a re-add of
endpoint 0.
Signed-off-by: Sarah Sharp <sarah.a.sharp@linux.intel.com>
Signed-off-by: Greg Kroah-Hartman <gregkh@suse.de>
2009-04-28 10:58:38 +08:00
|
|
|
|
}
|
|
|
|
|
break;
|
2011-03-24 13:41:23 +08:00
|
|
|
|
|
USB: xhci: Bandwidth allocation support
Since the xHCI host controller hardware (xHC) has an internal schedule, it
needs a better representation of what devices are consuming bandwidth on
the bus. Each device is represented by a device context, with data about
the device, endpoints, and pointers to each endpoint ring.
We need to update the endpoint information for a device context before a
new configuration or alternate interface setting is selected. We setup an
input device context with modified endpoint information and newly
allocated endpoint rings, and then submit a Configure Endpoint Command to
the hardware.
The host controller can reject the new configuration if it exceeds the bus
bandwidth, or the host controller doesn't have enough internal resources
for the configuration. If the command fails, we still have the older
device context with the previous configuration. If the command succeeds,
we free the old endpoint rings.
The root hub isn't a real device, so always say yes to any bandwidth
changes for it.
The USB core will enable, disable, and then enable endpoint 0 several
times during the initialization sequence. The device will always have an
endpoint ring for endpoint 0 and bandwidth allocated for that, unless the
device is disconnected or gets a SetAddress 0 request. So we don't pay
attention for when xhci_check_bandwidth() is called for a re-add of
endpoint 0.
Signed-off-by: Sarah Sharp <sarah.a.sharp@linux.intel.com>
Signed-off-by: Greg Kroah-Hartman <gregkh@suse.de>
2009-04-28 10:58:38 +08:00
|
|
|
|
default:
|
|
|
|
|
BUG();
|
|
|
|
|
}
|
|
|
|
|
return EP_INTERVAL(interval);
|
|
|
|
|
}
|
|
|
|
|
|
2010-07-10 21:48:01 +08:00
|
|
|
|
/* The "Mult" field in the endpoint context is only set for SuperSpeed isoc eps.
|
2010-04-16 23:07:04 +08:00
|
|
|
|
* High speed endpoint descriptors can define "the number of additional
|
|
|
|
|
* transaction opportunities per microframe", but that goes in the Max Burst
|
|
|
|
|
* endpoint context field.
|
|
|
|
|
*/
|
2011-03-20 17:15:16 +08:00
|
|
|
|
static u32 xhci_get_endpoint_mult(struct usb_device *udev,
|
2010-04-16 23:07:04 +08:00
|
|
|
|
struct usb_host_endpoint *ep)
|
|
|
|
|
{
|
2010-07-10 21:48:01 +08:00
|
|
|
|
if (udev->speed != USB_SPEED_SUPER ||
|
|
|
|
|
!usb_endpoint_xfer_isoc(&ep->desc))
|
2010-04-16 23:07:04 +08:00
|
|
|
|
return 0;
|
2010-05-01 00:44:46 +08:00
|
|
|
|
return ep->ss_ep_comp.bmAttributes;
|
2010-04-16 23:07:04 +08:00
|
|
|
|
}
|
|
|
|
|
|
2011-03-20 17:15:16 +08:00
|
|
|
|
static u32 xhci_get_endpoint_type(struct usb_device *udev,
|
USB: xhci: Bandwidth allocation support
Since the xHCI host controller hardware (xHC) has an internal schedule, it
needs a better representation of what devices are consuming bandwidth on
the bus. Each device is represented by a device context, with data about
the device, endpoints, and pointers to each endpoint ring.
We need to update the endpoint information for a device context before a
new configuration or alternate interface setting is selected. We setup an
input device context with modified endpoint information and newly
allocated endpoint rings, and then submit a Configure Endpoint Command to
the hardware.
The host controller can reject the new configuration if it exceeds the bus
bandwidth, or the host controller doesn't have enough internal resources
for the configuration. If the command fails, we still have the older
device context with the previous configuration. If the command succeeds,
we free the old endpoint rings.
The root hub isn't a real device, so always say yes to any bandwidth
changes for it.
The USB core will enable, disable, and then enable endpoint 0 several
times during the initialization sequence. The device will always have an
endpoint ring for endpoint 0 and bandwidth allocated for that, unless the
device is disconnected or gets a SetAddress 0 request. So we don't pay
attention for when xhci_check_bandwidth() is called for a re-add of
endpoint 0.
Signed-off-by: Sarah Sharp <sarah.a.sharp@linux.intel.com>
Signed-off-by: Greg Kroah-Hartman <gregkh@suse.de>
2009-04-28 10:58:38 +08:00
|
|
|
|
struct usb_host_endpoint *ep)
|
|
|
|
|
{
|
|
|
|
|
int in;
|
|
|
|
|
u32 type;
|
|
|
|
|
|
|
|
|
|
in = usb_endpoint_dir_in(&ep->desc);
|
|
|
|
|
if (usb_endpoint_xfer_control(&ep->desc)) {
|
|
|
|
|
type = EP_TYPE(CTRL_EP);
|
|
|
|
|
} else if (usb_endpoint_xfer_bulk(&ep->desc)) {
|
|
|
|
|
if (in)
|
|
|
|
|
type = EP_TYPE(BULK_IN_EP);
|
|
|
|
|
else
|
|
|
|
|
type = EP_TYPE(BULK_OUT_EP);
|
|
|
|
|
} else if (usb_endpoint_xfer_isoc(&ep->desc)) {
|
|
|
|
|
if (in)
|
|
|
|
|
type = EP_TYPE(ISOC_IN_EP);
|
|
|
|
|
else
|
|
|
|
|
type = EP_TYPE(ISOC_OUT_EP);
|
|
|
|
|
} else if (usb_endpoint_xfer_int(&ep->desc)) {
|
|
|
|
|
if (in)
|
|
|
|
|
type = EP_TYPE(INT_IN_EP);
|
|
|
|
|
else
|
|
|
|
|
type = EP_TYPE(INT_OUT_EP);
|
|
|
|
|
} else {
|
|
|
|
|
BUG();
|
|
|
|
|
}
|
|
|
|
|
return type;
|
|
|
|
|
}
|
|
|
|
|
|
USB: xhci: properly set endpoint context fields for periodic eps.
For periodic endpoints, we must let the xHCI hardware know the maximum
payload an endpoint can transfer in one service interval. The xHCI
specification refers to this as the Maximum Endpoint Service Interval Time
Payload (Max ESIT Payload). This is used by the hardware for bandwidth
management and scheduling of packets.
For SuperSpeed endpoints, the maximum is calculated by multiplying the max
packet size by the number of bursts and the number of opportunities to
transfer within a service interval (the Mult field of the SuperSpeed
Endpoint companion descriptor). Devices advertise this in the
wBytesPerInterval field of their SuperSpeed Endpoint Companion Descriptor.
For high speed devices, this is taken by multiplying the max packet size by the
"number of additional transaction opportunities per microframe" (the high
bits of the wMaxPacketSize field in the endpoint descriptor).
For FS/LS devices, this is just the max packet size.
The other thing we must set in the endpoint context is the Average TRB
Length. This is supposed to be the average of the total bytes in the
transfer descriptor (TD), divided by the number of transfer request blocks
(TRBs) it takes to describe the TD. This gives the host controller an
indication of whether the driver will be enqueuing a scatter gather list
with many entries comprised of small buffers, or one contiguous buffer.
It also takes into account the number of extra TRBs you need for every TD.
This includes No-op TRBs and Link TRBs used to link ring segments
together. Some drivers may choose to chain an Event Data TRB on the end
of every TD, thus increasing the average number of TRBs per TD. The Linux
xHCI driver does not use Event Data TRBs.
In theory, if there was an API to allow drivers to state what their
bandwidth requirements are, we could set this field accurately. For now,
we set it to the same number as the Max ESIT payload.
The Average TRB Length should also be set for bulk and control endpoints,
but I have no idea how to guess what it should be.
Signed-off-by: Sarah Sharp <sarah.a.sharp@linux.intel.com>
Cc: stable <stable@kernel.org>
Signed-off-by: Greg Kroah-Hartman <gregkh@suse.de>
2010-04-16 23:07:27 +08:00
|
|
|
|
/* Return the maximum endpoint service interval time (ESIT) payload.
|
|
|
|
|
* Basically, this is the maxpacket size, multiplied by the burst size
|
|
|
|
|
* and mult size.
|
|
|
|
|
*/
|
2011-03-20 17:15:16 +08:00
|
|
|
|
static u32 xhci_get_max_esit_payload(struct xhci_hcd *xhci,
|
USB: xhci: properly set endpoint context fields for periodic eps.
For periodic endpoints, we must let the xHCI hardware know the maximum
payload an endpoint can transfer in one service interval. The xHCI
specification refers to this as the Maximum Endpoint Service Interval Time
Payload (Max ESIT Payload). This is used by the hardware for bandwidth
management and scheduling of packets.
For SuperSpeed endpoints, the maximum is calculated by multiplying the max
packet size by the number of bursts and the number of opportunities to
transfer within a service interval (the Mult field of the SuperSpeed
Endpoint companion descriptor). Devices advertise this in the
wBytesPerInterval field of their SuperSpeed Endpoint Companion Descriptor.
For high speed devices, this is taken by multiplying the max packet size by the
"number of additional transaction opportunities per microframe" (the high
bits of the wMaxPacketSize field in the endpoint descriptor).
For FS/LS devices, this is just the max packet size.
The other thing we must set in the endpoint context is the Average TRB
Length. This is supposed to be the average of the total bytes in the
transfer descriptor (TD), divided by the number of transfer request blocks
(TRBs) it takes to describe the TD. This gives the host controller an
indication of whether the driver will be enqueuing a scatter gather list
with many entries comprised of small buffers, or one contiguous buffer.
It also takes into account the number of extra TRBs you need for every TD.
This includes No-op TRBs and Link TRBs used to link ring segments
together. Some drivers may choose to chain an Event Data TRB on the end
of every TD, thus increasing the average number of TRBs per TD. The Linux
xHCI driver does not use Event Data TRBs.
In theory, if there was an API to allow drivers to state what their
bandwidth requirements are, we could set this field accurately. For now,
we set it to the same number as the Max ESIT payload.
The Average TRB Length should also be set for bulk and control endpoints,
but I have no idea how to guess what it should be.
Signed-off-by: Sarah Sharp <sarah.a.sharp@linux.intel.com>
Cc: stable <stable@kernel.org>
Signed-off-by: Greg Kroah-Hartman <gregkh@suse.de>
2010-04-16 23:07:27 +08:00
|
|
|
|
struct usb_device *udev,
|
|
|
|
|
struct usb_host_endpoint *ep)
|
|
|
|
|
{
|
|
|
|
|
int max_burst;
|
|
|
|
|
int max_packet;
|
|
|
|
|
|
|
|
|
|
/* Only applies for interrupt or isochronous endpoints */
|
|
|
|
|
if (usb_endpoint_xfer_control(&ep->desc) ||
|
|
|
|
|
usb_endpoint_xfer_bulk(&ep->desc))
|
|
|
|
|
return 0;
|
|
|
|
|
|
2010-05-01 00:44:46 +08:00
|
|
|
|
if (udev->speed == USB_SPEED_SUPER)
|
2011-04-12 02:19:12 +08:00
|
|
|
|
return le16_to_cpu(ep->ss_ep_comp.wBytesPerInterval);
|
USB: xhci: properly set endpoint context fields for periodic eps.
For periodic endpoints, we must let the xHCI hardware know the maximum
payload an endpoint can transfer in one service interval. The xHCI
specification refers to this as the Maximum Endpoint Service Interval Time
Payload (Max ESIT Payload). This is used by the hardware for bandwidth
management and scheduling of packets.
For SuperSpeed endpoints, the maximum is calculated by multiplying the max
packet size by the number of bursts and the number of opportunities to
transfer within a service interval (the Mult field of the SuperSpeed
Endpoint companion descriptor). Devices advertise this in the
wBytesPerInterval field of their SuperSpeed Endpoint Companion Descriptor.
For high speed devices, this is taken by multiplying the max packet size by the
"number of additional transaction opportunities per microframe" (the high
bits of the wMaxPacketSize field in the endpoint descriptor).
For FS/LS devices, this is just the max packet size.
The other thing we must set in the endpoint context is the Average TRB
Length. This is supposed to be the average of the total bytes in the
transfer descriptor (TD), divided by the number of transfer request blocks
(TRBs) it takes to describe the TD. This gives the host controller an
indication of whether the driver will be enqueuing a scatter gather list
with many entries comprised of small buffers, or one contiguous buffer.
It also takes into account the number of extra TRBs you need for every TD.
This includes No-op TRBs and Link TRBs used to link ring segments
together. Some drivers may choose to chain an Event Data TRB on the end
of every TD, thus increasing the average number of TRBs per TD. The Linux
xHCI driver does not use Event Data TRBs.
In theory, if there was an API to allow drivers to state what their
bandwidth requirements are, we could set this field accurately. For now,
we set it to the same number as the Max ESIT payload.
The Average TRB Length should also be set for bulk and control endpoints,
but I have no idea how to guess what it should be.
Signed-off-by: Sarah Sharp <sarah.a.sharp@linux.intel.com>
Cc: stable <stable@kernel.org>
Signed-off-by: Greg Kroah-Hartman <gregkh@suse.de>
2010-04-16 23:07:27 +08:00
|
|
|
|
|
2011-08-23 18:12:03 +08:00
|
|
|
|
max_packet = GET_MAX_PACKET(usb_endpoint_maxp(&ep->desc));
|
|
|
|
|
max_burst = (usb_endpoint_maxp(&ep->desc) & 0x1800) >> 11;
|
USB: xhci: properly set endpoint context fields for periodic eps.
For periodic endpoints, we must let the xHCI hardware know the maximum
payload an endpoint can transfer in one service interval. The xHCI
specification refers to this as the Maximum Endpoint Service Interval Time
Payload (Max ESIT Payload). This is used by the hardware for bandwidth
management and scheduling of packets.
For SuperSpeed endpoints, the maximum is calculated by multiplying the max
packet size by the number of bursts and the number of opportunities to
transfer within a service interval (the Mult field of the SuperSpeed
Endpoint companion descriptor). Devices advertise this in the
wBytesPerInterval field of their SuperSpeed Endpoint Companion Descriptor.
For high speed devices, this is taken by multiplying the max packet size by the
"number of additional transaction opportunities per microframe" (the high
bits of the wMaxPacketSize field in the endpoint descriptor).
For FS/LS devices, this is just the max packet size.
The other thing we must set in the endpoint context is the Average TRB
Length. This is supposed to be the average of the total bytes in the
transfer descriptor (TD), divided by the number of transfer request blocks
(TRBs) it takes to describe the TD. This gives the host controller an
indication of whether the driver will be enqueuing a scatter gather list
with many entries comprised of small buffers, or one contiguous buffer.
It also takes into account the number of extra TRBs you need for every TD.
This includes No-op TRBs and Link TRBs used to link ring segments
together. Some drivers may choose to chain an Event Data TRB on the end
of every TD, thus increasing the average number of TRBs per TD. The Linux
xHCI driver does not use Event Data TRBs.
In theory, if there was an API to allow drivers to state what their
bandwidth requirements are, we could set this field accurately. For now,
we set it to the same number as the Max ESIT payload.
The Average TRB Length should also be set for bulk and control endpoints,
but I have no idea how to guess what it should be.
Signed-off-by: Sarah Sharp <sarah.a.sharp@linux.intel.com>
Cc: stable <stable@kernel.org>
Signed-off-by: Greg Kroah-Hartman <gregkh@suse.de>
2010-04-16 23:07:27 +08:00
|
|
|
|
/* A 0 in max burst means 1 transfer per ESIT */
|
|
|
|
|
return max_packet * (max_burst + 1);
|
|
|
|
|
}
|
|
|
|
|
|
USB: xhci: Add memory allocation for USB3 bulk streams.
Add support for allocating streams for USB 3.0 bulk endpoints. See
Documentation/usb/bulk-streams.txt for more information about how and why
you would use streams.
When an endpoint has streams enabled, instead of having one ring where all
transfers are enqueued to the hardware, it has several rings. The ring
dequeue pointer in the endpoint context is changed to point to a "Stream
Context Array". This is basically an array of pointers to transfer rings,
one for each stream ID that the driver wants to use.
The Stream Context Array size must be a power of two, and host controllers
can place a limit on the size of the array (4 to 2^16 entries). These
two facts make calculating the size of the Stream Context Array and the
number of entries actually used by the driver a bit tricky.
Besides the Stream Context Array and rings for all the stream IDs, we need
one more data structure. The xHCI hardware will not tell us which stream
ID a transfer event was for, but it will give us the slot ID, endpoint
index, and physical address for the TRB that caused the event. For every
endpoint on a device, add a radix tree to map physical TRB addresses to
virtual segments within a stream ring.
Keep track of whether an endpoint is transitioning to using streams, and
don't enqueue any URBs while that's taking place. Refuse to transition an
endpoint to streams if there are already URBs enqueued for that endpoint.
We need to make sure that freeing streams does not fail, since a driver's
disconnect() function may attempt to do this, and it cannot fail.
Pre-allocate the command structure used to issue the Configure Endpoint
command, and reserve space on the command ring for each stream endpoint.
This may be a bit overkill, but it is permissible for the driver to
allocate all streams in one call and free them in multiple calls. (It is
not advised, however, since it is a waste of resources and time.)
Even with the memory and ring room pre-allocated, freeing streams can
still fail because the xHC rejects the configure endpoint command. It is
valid (by the xHCI 0.96 spec) to return a "Bandwidth Error" or a "Resource
Error" for a configure endpoint command. We should never see a Bandwidth
Error, since bulk endpoints do not effect the reserved bandwidth. The
host controller can still return a Resource Error, but it's improbable
since the xHC would be going from a more resource-intensive configuration
(streams) to a less resource-intensive configuration (no streams).
If the xHC returns a Resource Error, the endpoint will be stuck with
streams and will be unusable for drivers. It's an unavoidable consequence
of broken host controller hardware.
Includes bug fixes from the original patch, contributed by
John Youn <John.Youn@synopsys.com> and Andy Green <AGreen@PLXTech.com>
Signed-off-by: Sarah Sharp <sarah.a.sharp@linux.intel.com>
Signed-off-by: Greg Kroah-Hartman <gregkh@suse.de>
2010-04-03 06:34:16 +08:00
|
|
|
|
/* Set up an endpoint with one ring segment. Do not allocate stream rings.
|
|
|
|
|
* Drivers will have to call usb_alloc_streams() to do that.
|
|
|
|
|
*/
|
USB: xhci: Bandwidth allocation support
Since the xHCI host controller hardware (xHC) has an internal schedule, it
needs a better representation of what devices are consuming bandwidth on
the bus. Each device is represented by a device context, with data about
the device, endpoints, and pointers to each endpoint ring.
We need to update the endpoint information for a device context before a
new configuration or alternate interface setting is selected. We setup an
input device context with modified endpoint information and newly
allocated endpoint rings, and then submit a Configure Endpoint Command to
the hardware.
The host controller can reject the new configuration if it exceeds the bus
bandwidth, or the host controller doesn't have enough internal resources
for the configuration. If the command fails, we still have the older
device context with the previous configuration. If the command succeeds,
we free the old endpoint rings.
The root hub isn't a real device, so always say yes to any bandwidth
changes for it.
The USB core will enable, disable, and then enable endpoint 0 several
times during the initialization sequence. The device will always have an
endpoint ring for endpoint 0 and bandwidth allocated for that, unless the
device is disconnected or gets a SetAddress 0 request. So we don't pay
attention for when xhci_check_bandwidth() is called for a re-add of
endpoint 0.
Signed-off-by: Sarah Sharp <sarah.a.sharp@linux.intel.com>
Signed-off-by: Greg Kroah-Hartman <gregkh@suse.de>
2009-04-28 10:58:38 +08:00
|
|
|
|
int xhci_endpoint_init(struct xhci_hcd *xhci,
|
|
|
|
|
struct xhci_virt_device *virt_dev,
|
|
|
|
|
struct usb_device *udev,
|
2009-05-15 02:44:22 +08:00
|
|
|
|
struct usb_host_endpoint *ep,
|
|
|
|
|
gfp_t mem_flags)
|
USB: xhci: Bandwidth allocation support
Since the xHCI host controller hardware (xHC) has an internal schedule, it
needs a better representation of what devices are consuming bandwidth on
the bus. Each device is represented by a device context, with data about
the device, endpoints, and pointers to each endpoint ring.
We need to update the endpoint information for a device context before a
new configuration or alternate interface setting is selected. We setup an
input device context with modified endpoint information and newly
allocated endpoint rings, and then submit a Configure Endpoint Command to
the hardware.
The host controller can reject the new configuration if it exceeds the bus
bandwidth, or the host controller doesn't have enough internal resources
for the configuration. If the command fails, we still have the older
device context with the previous configuration. If the command succeeds,
we free the old endpoint rings.
The root hub isn't a real device, so always say yes to any bandwidth
changes for it.
The USB core will enable, disable, and then enable endpoint 0 several
times during the initialization sequence. The device will always have an
endpoint ring for endpoint 0 and bandwidth allocated for that, unless the
device is disconnected or gets a SetAddress 0 request. So we don't pay
attention for when xhci_check_bandwidth() is called for a re-add of
endpoint 0.
Signed-off-by: Sarah Sharp <sarah.a.sharp@linux.intel.com>
Signed-off-by: Greg Kroah-Hartman <gregkh@suse.de>
2009-04-28 10:58:38 +08:00
|
|
|
|
{
|
|
|
|
|
unsigned int ep_index;
|
|
|
|
|
struct xhci_ep_ctx *ep_ctx;
|
|
|
|
|
struct xhci_ring *ep_ring;
|
|
|
|
|
unsigned int max_packet;
|
|
|
|
|
unsigned int max_burst;
|
USB: xhci: properly set endpoint context fields for periodic eps.
For periodic endpoints, we must let the xHCI hardware know the maximum
payload an endpoint can transfer in one service interval. The xHCI
specification refers to this as the Maximum Endpoint Service Interval Time
Payload (Max ESIT Payload). This is used by the hardware for bandwidth
management and scheduling of packets.
For SuperSpeed endpoints, the maximum is calculated by multiplying the max
packet size by the number of bursts and the number of opportunities to
transfer within a service interval (the Mult field of the SuperSpeed
Endpoint companion descriptor). Devices advertise this in the
wBytesPerInterval field of their SuperSpeed Endpoint Companion Descriptor.
For high speed devices, this is taken by multiplying the max packet size by the
"number of additional transaction opportunities per microframe" (the high
bits of the wMaxPacketSize field in the endpoint descriptor).
For FS/LS devices, this is just the max packet size.
The other thing we must set in the endpoint context is the Average TRB
Length. This is supposed to be the average of the total bytes in the
transfer descriptor (TD), divided by the number of transfer request blocks
(TRBs) it takes to describe the TD. This gives the host controller an
indication of whether the driver will be enqueuing a scatter gather list
with many entries comprised of small buffers, or one contiguous buffer.
It also takes into account the number of extra TRBs you need for every TD.
This includes No-op TRBs and Link TRBs used to link ring segments
together. Some drivers may choose to chain an Event Data TRB on the end
of every TD, thus increasing the average number of TRBs per TD. The Linux
xHCI driver does not use Event Data TRBs.
In theory, if there was an API to allow drivers to state what their
bandwidth requirements are, we could set this field accurately. For now,
we set it to the same number as the Max ESIT payload.
The Average TRB Length should also be set for bulk and control endpoints,
but I have no idea how to guess what it should be.
Signed-off-by: Sarah Sharp <sarah.a.sharp@linux.intel.com>
Cc: stable <stable@kernel.org>
Signed-off-by: Greg Kroah-Hartman <gregkh@suse.de>
2010-04-16 23:07:27 +08:00
|
|
|
|
u32 max_esit_payload;
|
USB: xhci: Bandwidth allocation support
Since the xHCI host controller hardware (xHC) has an internal schedule, it
needs a better representation of what devices are consuming bandwidth on
the bus. Each device is represented by a device context, with data about
the device, endpoints, and pointers to each endpoint ring.
We need to update the endpoint information for a device context before a
new configuration or alternate interface setting is selected. We setup an
input device context with modified endpoint information and newly
allocated endpoint rings, and then submit a Configure Endpoint Command to
the hardware.
The host controller can reject the new configuration if it exceeds the bus
bandwidth, or the host controller doesn't have enough internal resources
for the configuration. If the command fails, we still have the older
device context with the previous configuration. If the command succeeds,
we free the old endpoint rings.
The root hub isn't a real device, so always say yes to any bandwidth
changes for it.
The USB core will enable, disable, and then enable endpoint 0 several
times during the initialization sequence. The device will always have an
endpoint ring for endpoint 0 and bandwidth allocated for that, unless the
device is disconnected or gets a SetAddress 0 request. So we don't pay
attention for when xhci_check_bandwidth() is called for a re-add of
endpoint 0.
Signed-off-by: Sarah Sharp <sarah.a.sharp@linux.intel.com>
Signed-off-by: Greg Kroah-Hartman <gregkh@suse.de>
2009-04-28 10:58:38 +08:00
|
|
|
|
|
|
|
|
|
ep_index = xhci_get_endpoint_index(&ep->desc);
|
2009-07-28 03:05:15 +08:00
|
|
|
|
ep_ctx = xhci_get_ep_ctx(xhci, virt_dev->in_ctx, ep_index);
|
USB: xhci: Bandwidth allocation support
Since the xHCI host controller hardware (xHC) has an internal schedule, it
needs a better representation of what devices are consuming bandwidth on
the bus. Each device is represented by a device context, with data about
the device, endpoints, and pointers to each endpoint ring.
We need to update the endpoint information for a device context before a
new configuration or alternate interface setting is selected. We setup an
input device context with modified endpoint information and newly
allocated endpoint rings, and then submit a Configure Endpoint Command to
the hardware.
The host controller can reject the new configuration if it exceeds the bus
bandwidth, or the host controller doesn't have enough internal resources
for the configuration. If the command fails, we still have the older
device context with the previous configuration. If the command succeeds,
we free the old endpoint rings.
The root hub isn't a real device, so always say yes to any bandwidth
changes for it.
The USB core will enable, disable, and then enable endpoint 0 several
times during the initialization sequence. The device will always have an
endpoint ring for endpoint 0 and bandwidth allocated for that, unless the
device is disconnected or gets a SetAddress 0 request. So we don't pay
attention for when xhci_check_bandwidth() is called for a re-add of
endpoint 0.
Signed-off-by: Sarah Sharp <sarah.a.sharp@linux.intel.com>
Signed-off-by: Greg Kroah-Hartman <gregkh@suse.de>
2009-04-28 10:58:38 +08:00
|
|
|
|
|
|
|
|
|
/* Set up the endpoint ring */
|
2010-07-23 06:23:47 +08:00
|
|
|
|
/*
|
|
|
|
|
* Isochronous endpoint ring needs bigger size because one isoc URB
|
|
|
|
|
* carries multiple packets and it will insert multiple tds to the
|
|
|
|
|
* ring.
|
|
|
|
|
* This should be replaced with dynamic ring resizing in the future.
|
|
|
|
|
*/
|
|
|
|
|
if (usb_endpoint_xfer_isoc(&ep->desc))
|
|
|
|
|
virt_dev->eps[ep_index].new_ring =
|
|
|
|
|
xhci_ring_alloc(xhci, 8, true, mem_flags);
|
|
|
|
|
else
|
|
|
|
|
virt_dev->eps[ep_index].new_ring =
|
|
|
|
|
xhci_ring_alloc(xhci, 1, true, mem_flags);
|
2009-12-04 01:44:29 +08:00
|
|
|
|
if (!virt_dev->eps[ep_index].new_ring) {
|
|
|
|
|
/* Attempt to use the ring cache */
|
|
|
|
|
if (virt_dev->num_rings_cached == 0)
|
|
|
|
|
return -ENOMEM;
|
|
|
|
|
virt_dev->eps[ep_index].new_ring =
|
|
|
|
|
virt_dev->ring_cache[virt_dev->num_rings_cached];
|
|
|
|
|
virt_dev->ring_cache[virt_dev->num_rings_cached] = NULL;
|
|
|
|
|
virt_dev->num_rings_cached--;
|
|
|
|
|
xhci_reinit_cached_ring(xhci, virt_dev->eps[ep_index].new_ring);
|
|
|
|
|
}
|
2010-07-23 06:23:25 +08:00
|
|
|
|
virt_dev->eps[ep_index].skip = false;
|
2009-09-05 01:53:09 +08:00
|
|
|
|
ep_ring = virt_dev->eps[ep_index].new_ring;
|
2011-03-29 10:40:46 +08:00
|
|
|
|
ep_ctx->deq = cpu_to_le64(ep_ring->first_seg->dma | ep_ring->cycle_state);
|
USB: xhci: Bandwidth allocation support
Since the xHCI host controller hardware (xHC) has an internal schedule, it
needs a better representation of what devices are consuming bandwidth on
the bus. Each device is represented by a device context, with data about
the device, endpoints, and pointers to each endpoint ring.
We need to update the endpoint information for a device context before a
new configuration or alternate interface setting is selected. We setup an
input device context with modified endpoint information and newly
allocated endpoint rings, and then submit a Configure Endpoint Command to
the hardware.
The host controller can reject the new configuration if it exceeds the bus
bandwidth, or the host controller doesn't have enough internal resources
for the configuration. If the command fails, we still have the older
device context with the previous configuration. If the command succeeds,
we free the old endpoint rings.
The root hub isn't a real device, so always say yes to any bandwidth
changes for it.
The USB core will enable, disable, and then enable endpoint 0 several
times during the initialization sequence. The device will always have an
endpoint ring for endpoint 0 and bandwidth allocated for that, unless the
device is disconnected or gets a SetAddress 0 request. So we don't pay
attention for when xhci_check_bandwidth() is called for a re-add of
endpoint 0.
Signed-off-by: Sarah Sharp <sarah.a.sharp@linux.intel.com>
Signed-off-by: Greg Kroah-Hartman <gregkh@suse.de>
2009-04-28 10:58:38 +08:00
|
|
|
|
|
2011-03-29 10:40:46 +08:00
|
|
|
|
ep_ctx->ep_info = cpu_to_le32(xhci_get_endpoint_interval(udev, ep)
|
|
|
|
|
| EP_MULT(xhci_get_endpoint_mult(udev, ep)));
|
USB: xhci: Bandwidth allocation support
Since the xHCI host controller hardware (xHC) has an internal schedule, it
needs a better representation of what devices are consuming bandwidth on
the bus. Each device is represented by a device context, with data about
the device, endpoints, and pointers to each endpoint ring.
We need to update the endpoint information for a device context before a
new configuration or alternate interface setting is selected. We setup an
input device context with modified endpoint information and newly
allocated endpoint rings, and then submit a Configure Endpoint Command to
the hardware.
The host controller can reject the new configuration if it exceeds the bus
bandwidth, or the host controller doesn't have enough internal resources
for the configuration. If the command fails, we still have the older
device context with the previous configuration. If the command succeeds,
we free the old endpoint rings.
The root hub isn't a real device, so always say yes to any bandwidth
changes for it.
The USB core will enable, disable, and then enable endpoint 0 several
times during the initialization sequence. The device will always have an
endpoint ring for endpoint 0 and bandwidth allocated for that, unless the
device is disconnected or gets a SetAddress 0 request. So we don't pay
attention for when xhci_check_bandwidth() is called for a re-add of
endpoint 0.
Signed-off-by: Sarah Sharp <sarah.a.sharp@linux.intel.com>
Signed-off-by: Greg Kroah-Hartman <gregkh@suse.de>
2009-04-28 10:58:38 +08:00
|
|
|
|
|
|
|
|
|
/* FIXME dig Mult and streams info out of ep companion desc */
|
|
|
|
|
|
2009-07-28 03:04:27 +08:00
|
|
|
|
/* Allow 3 retries for everything but isoc;
|
2011-05-05 18:14:00 +08:00
|
|
|
|
* CErr shall be set to 0 for Isoch endpoints.
|
2009-07-28 03:04:27 +08:00
|
|
|
|
*/
|
USB: xhci: Bandwidth allocation support
Since the xHCI host controller hardware (xHC) has an internal schedule, it
needs a better representation of what devices are consuming bandwidth on
the bus. Each device is represented by a device context, with data about
the device, endpoints, and pointers to each endpoint ring.
We need to update the endpoint information for a device context before a
new configuration or alternate interface setting is selected. We setup an
input device context with modified endpoint information and newly
allocated endpoint rings, and then submit a Configure Endpoint Command to
the hardware.
The host controller can reject the new configuration if it exceeds the bus
bandwidth, or the host controller doesn't have enough internal resources
for the configuration. If the command fails, we still have the older
device context with the previous configuration. If the command succeeds,
we free the old endpoint rings.
The root hub isn't a real device, so always say yes to any bandwidth
changes for it.
The USB core will enable, disable, and then enable endpoint 0 several
times during the initialization sequence. The device will always have an
endpoint ring for endpoint 0 and bandwidth allocated for that, unless the
device is disconnected or gets a SetAddress 0 request. So we don't pay
attention for when xhci_check_bandwidth() is called for a re-add of
endpoint 0.
Signed-off-by: Sarah Sharp <sarah.a.sharp@linux.intel.com>
Signed-off-by: Greg Kroah-Hartman <gregkh@suse.de>
2009-04-28 10:58:38 +08:00
|
|
|
|
if (!usb_endpoint_xfer_isoc(&ep->desc))
|
2011-03-29 10:40:46 +08:00
|
|
|
|
ep_ctx->ep_info2 = cpu_to_le32(ERROR_COUNT(3));
|
USB: xhci: Bandwidth allocation support
Since the xHCI host controller hardware (xHC) has an internal schedule, it
needs a better representation of what devices are consuming bandwidth on
the bus. Each device is represented by a device context, with data about
the device, endpoints, and pointers to each endpoint ring.
We need to update the endpoint information for a device context before a
new configuration or alternate interface setting is selected. We setup an
input device context with modified endpoint information and newly
allocated endpoint rings, and then submit a Configure Endpoint Command to
the hardware.
The host controller can reject the new configuration if it exceeds the bus
bandwidth, or the host controller doesn't have enough internal resources
for the configuration. If the command fails, we still have the older
device context with the previous configuration. If the command succeeds,
we free the old endpoint rings.
The root hub isn't a real device, so always say yes to any bandwidth
changes for it.
The USB core will enable, disable, and then enable endpoint 0 several
times during the initialization sequence. The device will always have an
endpoint ring for endpoint 0 and bandwidth allocated for that, unless the
device is disconnected or gets a SetAddress 0 request. So we don't pay
attention for when xhci_check_bandwidth() is called for a re-add of
endpoint 0.
Signed-off-by: Sarah Sharp <sarah.a.sharp@linux.intel.com>
Signed-off-by: Greg Kroah-Hartman <gregkh@suse.de>
2009-04-28 10:58:38 +08:00
|
|
|
|
else
|
2011-05-05 18:14:00 +08:00
|
|
|
|
ep_ctx->ep_info2 = cpu_to_le32(ERROR_COUNT(0));
|
USB: xhci: Bandwidth allocation support
Since the xHCI host controller hardware (xHC) has an internal schedule, it
needs a better representation of what devices are consuming bandwidth on
the bus. Each device is represented by a device context, with data about
the device, endpoints, and pointers to each endpoint ring.
We need to update the endpoint information for a device context before a
new configuration or alternate interface setting is selected. We setup an
input device context with modified endpoint information and newly
allocated endpoint rings, and then submit a Configure Endpoint Command to
the hardware.
The host controller can reject the new configuration if it exceeds the bus
bandwidth, or the host controller doesn't have enough internal resources
for the configuration. If the command fails, we still have the older
device context with the previous configuration. If the command succeeds,
we free the old endpoint rings.
The root hub isn't a real device, so always say yes to any bandwidth
changes for it.
The USB core will enable, disable, and then enable endpoint 0 several
times during the initialization sequence. The device will always have an
endpoint ring for endpoint 0 and bandwidth allocated for that, unless the
device is disconnected or gets a SetAddress 0 request. So we don't pay
attention for when xhci_check_bandwidth() is called for a re-add of
endpoint 0.
Signed-off-by: Sarah Sharp <sarah.a.sharp@linux.intel.com>
Signed-off-by: Greg Kroah-Hartman <gregkh@suse.de>
2009-04-28 10:58:38 +08:00
|
|
|
|
|
2011-03-29 10:40:46 +08:00
|
|
|
|
ep_ctx->ep_info2 |= cpu_to_le32(xhci_get_endpoint_type(udev, ep));
|
USB: xhci: Bandwidth allocation support
Since the xHCI host controller hardware (xHC) has an internal schedule, it
needs a better representation of what devices are consuming bandwidth on
the bus. Each device is represented by a device context, with data about
the device, endpoints, and pointers to each endpoint ring.
We need to update the endpoint information for a device context before a
new configuration or alternate interface setting is selected. We setup an
input device context with modified endpoint information and newly
allocated endpoint rings, and then submit a Configure Endpoint Command to
the hardware.
The host controller can reject the new configuration if it exceeds the bus
bandwidth, or the host controller doesn't have enough internal resources
for the configuration. If the command fails, we still have the older
device context with the previous configuration. If the command succeeds,
we free the old endpoint rings.
The root hub isn't a real device, so always say yes to any bandwidth
changes for it.
The USB core will enable, disable, and then enable endpoint 0 several
times during the initialization sequence. The device will always have an
endpoint ring for endpoint 0 and bandwidth allocated for that, unless the
device is disconnected or gets a SetAddress 0 request. So we don't pay
attention for when xhci_check_bandwidth() is called for a re-add of
endpoint 0.
Signed-off-by: Sarah Sharp <sarah.a.sharp@linux.intel.com>
Signed-off-by: Greg Kroah-Hartman <gregkh@suse.de>
2009-04-28 10:58:38 +08:00
|
|
|
|
|
|
|
|
|
/* Set the max packet size and max burst */
|
|
|
|
|
switch (udev->speed) {
|
|
|
|
|
case USB_SPEED_SUPER:
|
2011-08-23 18:12:03 +08:00
|
|
|
|
max_packet = usb_endpoint_maxp(&ep->desc);
|
2011-03-29 10:40:46 +08:00
|
|
|
|
ep_ctx->ep_info2 |= cpu_to_le32(MAX_PACKET(max_packet));
|
2009-04-28 10:58:50 +08:00
|
|
|
|
/* dig out max burst from ep companion desc */
|
2010-05-01 00:44:46 +08:00
|
|
|
|
max_packet = ep->ss_ep_comp.bMaxBurst;
|
2011-03-29 10:40:46 +08:00
|
|
|
|
ep_ctx->ep_info2 |= cpu_to_le32(MAX_BURST(max_packet));
|
USB: xhci: Bandwidth allocation support
Since the xHCI host controller hardware (xHC) has an internal schedule, it
needs a better representation of what devices are consuming bandwidth on
the bus. Each device is represented by a device context, with data about
the device, endpoints, and pointers to each endpoint ring.
We need to update the endpoint information for a device context before a
new configuration or alternate interface setting is selected. We setup an
input device context with modified endpoint information and newly
allocated endpoint rings, and then submit a Configure Endpoint Command to
the hardware.
The host controller can reject the new configuration if it exceeds the bus
bandwidth, or the host controller doesn't have enough internal resources
for the configuration. If the command fails, we still have the older
device context with the previous configuration. If the command succeeds,
we free the old endpoint rings.
The root hub isn't a real device, so always say yes to any bandwidth
changes for it.
The USB core will enable, disable, and then enable endpoint 0 several
times during the initialization sequence. The device will always have an
endpoint ring for endpoint 0 and bandwidth allocated for that, unless the
device is disconnected or gets a SetAddress 0 request. So we don't pay
attention for when xhci_check_bandwidth() is called for a re-add of
endpoint 0.
Signed-off-by: Sarah Sharp <sarah.a.sharp@linux.intel.com>
Signed-off-by: Greg Kroah-Hartman <gregkh@suse.de>
2009-04-28 10:58:38 +08:00
|
|
|
|
break;
|
|
|
|
|
case USB_SPEED_HIGH:
|
|
|
|
|
/* bits 11:12 specify the number of additional transaction
|
|
|
|
|
* opportunities per microframe (USB 2.0, section 9.6.6)
|
|
|
|
|
*/
|
|
|
|
|
if (usb_endpoint_xfer_isoc(&ep->desc) ||
|
|
|
|
|
usb_endpoint_xfer_int(&ep->desc)) {
|
2011-08-23 18:12:03 +08:00
|
|
|
|
max_burst = (usb_endpoint_maxp(&ep->desc)
|
2011-03-29 10:40:46 +08:00
|
|
|
|
& 0x1800) >> 11;
|
|
|
|
|
ep_ctx->ep_info2 |= cpu_to_le32(MAX_BURST(max_burst));
|
USB: xhci: Bandwidth allocation support
Since the xHCI host controller hardware (xHC) has an internal schedule, it
needs a better representation of what devices are consuming bandwidth on
the bus. Each device is represented by a device context, with data about
the device, endpoints, and pointers to each endpoint ring.
We need to update the endpoint information for a device context before a
new configuration or alternate interface setting is selected. We setup an
input device context with modified endpoint information and newly
allocated endpoint rings, and then submit a Configure Endpoint Command to
the hardware.
The host controller can reject the new configuration if it exceeds the bus
bandwidth, or the host controller doesn't have enough internal resources
for the configuration. If the command fails, we still have the older
device context with the previous configuration. If the command succeeds,
we free the old endpoint rings.
The root hub isn't a real device, so always say yes to any bandwidth
changes for it.
The USB core will enable, disable, and then enable endpoint 0 several
times during the initialization sequence. The device will always have an
endpoint ring for endpoint 0 and bandwidth allocated for that, unless the
device is disconnected or gets a SetAddress 0 request. So we don't pay
attention for when xhci_check_bandwidth() is called for a re-add of
endpoint 0.
Signed-off-by: Sarah Sharp <sarah.a.sharp@linux.intel.com>
Signed-off-by: Greg Kroah-Hartman <gregkh@suse.de>
2009-04-28 10:58:38 +08:00
|
|
|
|
}
|
|
|
|
|
/* Fall through */
|
|
|
|
|
case USB_SPEED_FULL:
|
|
|
|
|
case USB_SPEED_LOW:
|
2011-08-23 18:12:03 +08:00
|
|
|
|
max_packet = GET_MAX_PACKET(usb_endpoint_maxp(&ep->desc));
|
2011-03-29 10:40:46 +08:00
|
|
|
|
ep_ctx->ep_info2 |= cpu_to_le32(MAX_PACKET(max_packet));
|
USB: xhci: Bandwidth allocation support
Since the xHCI host controller hardware (xHC) has an internal schedule, it
needs a better representation of what devices are consuming bandwidth on
the bus. Each device is represented by a device context, with data about
the device, endpoints, and pointers to each endpoint ring.
We need to update the endpoint information for a device context before a
new configuration or alternate interface setting is selected. We setup an
input device context with modified endpoint information and newly
allocated endpoint rings, and then submit a Configure Endpoint Command to
the hardware.
The host controller can reject the new configuration if it exceeds the bus
bandwidth, or the host controller doesn't have enough internal resources
for the configuration. If the command fails, we still have the older
device context with the previous configuration. If the command succeeds,
we free the old endpoint rings.
The root hub isn't a real device, so always say yes to any bandwidth
changes for it.
The USB core will enable, disable, and then enable endpoint 0 several
times during the initialization sequence. The device will always have an
endpoint ring for endpoint 0 and bandwidth allocated for that, unless the
device is disconnected or gets a SetAddress 0 request. So we don't pay
attention for when xhci_check_bandwidth() is called for a re-add of
endpoint 0.
Signed-off-by: Sarah Sharp <sarah.a.sharp@linux.intel.com>
Signed-off-by: Greg Kroah-Hartman <gregkh@suse.de>
2009-04-28 10:58:38 +08:00
|
|
|
|
break;
|
|
|
|
|
default:
|
|
|
|
|
BUG();
|
|
|
|
|
}
|
USB: xhci: properly set endpoint context fields for periodic eps.
For periodic endpoints, we must let the xHCI hardware know the maximum
payload an endpoint can transfer in one service interval. The xHCI
specification refers to this as the Maximum Endpoint Service Interval Time
Payload (Max ESIT Payload). This is used by the hardware for bandwidth
management and scheduling of packets.
For SuperSpeed endpoints, the maximum is calculated by multiplying the max
packet size by the number of bursts and the number of opportunities to
transfer within a service interval (the Mult field of the SuperSpeed
Endpoint companion descriptor). Devices advertise this in the
wBytesPerInterval field of their SuperSpeed Endpoint Companion Descriptor.
For high speed devices, this is taken by multiplying the max packet size by the
"number of additional transaction opportunities per microframe" (the high
bits of the wMaxPacketSize field in the endpoint descriptor).
For FS/LS devices, this is just the max packet size.
The other thing we must set in the endpoint context is the Average TRB
Length. This is supposed to be the average of the total bytes in the
transfer descriptor (TD), divided by the number of transfer request blocks
(TRBs) it takes to describe the TD. This gives the host controller an
indication of whether the driver will be enqueuing a scatter gather list
with many entries comprised of small buffers, or one contiguous buffer.
It also takes into account the number of extra TRBs you need for every TD.
This includes No-op TRBs and Link TRBs used to link ring segments
together. Some drivers may choose to chain an Event Data TRB on the end
of every TD, thus increasing the average number of TRBs per TD. The Linux
xHCI driver does not use Event Data TRBs.
In theory, if there was an API to allow drivers to state what their
bandwidth requirements are, we could set this field accurately. For now,
we set it to the same number as the Max ESIT payload.
The Average TRB Length should also be set for bulk and control endpoints,
but I have no idea how to guess what it should be.
Signed-off-by: Sarah Sharp <sarah.a.sharp@linux.intel.com>
Cc: stable <stable@kernel.org>
Signed-off-by: Greg Kroah-Hartman <gregkh@suse.de>
2010-04-16 23:07:27 +08:00
|
|
|
|
max_esit_payload = xhci_get_max_esit_payload(xhci, udev, ep);
|
2011-03-29 10:40:46 +08:00
|
|
|
|
ep_ctx->tx_info = cpu_to_le32(MAX_ESIT_PAYLOAD_FOR_EP(max_esit_payload));
|
USB: xhci: properly set endpoint context fields for periodic eps.
For periodic endpoints, we must let the xHCI hardware know the maximum
payload an endpoint can transfer in one service interval. The xHCI
specification refers to this as the Maximum Endpoint Service Interval Time
Payload (Max ESIT Payload). This is used by the hardware for bandwidth
management and scheduling of packets.
For SuperSpeed endpoints, the maximum is calculated by multiplying the max
packet size by the number of bursts and the number of opportunities to
transfer within a service interval (the Mult field of the SuperSpeed
Endpoint companion descriptor). Devices advertise this in the
wBytesPerInterval field of their SuperSpeed Endpoint Companion Descriptor.
For high speed devices, this is taken by multiplying the max packet size by the
"number of additional transaction opportunities per microframe" (the high
bits of the wMaxPacketSize field in the endpoint descriptor).
For FS/LS devices, this is just the max packet size.
The other thing we must set in the endpoint context is the Average TRB
Length. This is supposed to be the average of the total bytes in the
transfer descriptor (TD), divided by the number of transfer request blocks
(TRBs) it takes to describe the TD. This gives the host controller an
indication of whether the driver will be enqueuing a scatter gather list
with many entries comprised of small buffers, or one contiguous buffer.
It also takes into account the number of extra TRBs you need for every TD.
This includes No-op TRBs and Link TRBs used to link ring segments
together. Some drivers may choose to chain an Event Data TRB on the end
of every TD, thus increasing the average number of TRBs per TD. The Linux
xHCI driver does not use Event Data TRBs.
In theory, if there was an API to allow drivers to state what their
bandwidth requirements are, we could set this field accurately. For now,
we set it to the same number as the Max ESIT payload.
The Average TRB Length should also be set for bulk and control endpoints,
but I have no idea how to guess what it should be.
Signed-off-by: Sarah Sharp <sarah.a.sharp@linux.intel.com>
Cc: stable <stable@kernel.org>
Signed-off-by: Greg Kroah-Hartman <gregkh@suse.de>
2010-04-16 23:07:27 +08:00
|
|
|
|
|
|
|
|
|
/*
|
|
|
|
|
* XXX no idea how to calculate the average TRB buffer length for bulk
|
|
|
|
|
* endpoints, as the driver gives us no clue how big each scatter gather
|
|
|
|
|
* list entry (or buffer) is going to be.
|
|
|
|
|
*
|
|
|
|
|
* For isochronous and interrupt endpoints, we set it to the max
|
|
|
|
|
* available, until we have new API in the USB core to allow drivers to
|
|
|
|
|
* declare how much bandwidth they actually need.
|
|
|
|
|
*
|
|
|
|
|
* Normally, it would be calculated by taking the total of the buffer
|
|
|
|
|
* lengths in the TD and then dividing by the number of TRBs in a TD,
|
|
|
|
|
* including link TRBs, No-op TRBs, and Event data TRBs. Since we don't
|
|
|
|
|
* use Event Data TRBs, and we don't chain in a link TRB on short
|
|
|
|
|
* transfers, we're basically dividing by 1.
|
2011-05-05 18:13:58 +08:00
|
|
|
|
*
|
|
|
|
|
* xHCI 1.0 specification indicates that the Average TRB Length should
|
|
|
|
|
* be set to 8 for control endpoints.
|
USB: xhci: properly set endpoint context fields for periodic eps.
For periodic endpoints, we must let the xHCI hardware know the maximum
payload an endpoint can transfer in one service interval. The xHCI
specification refers to this as the Maximum Endpoint Service Interval Time
Payload (Max ESIT Payload). This is used by the hardware for bandwidth
management and scheduling of packets.
For SuperSpeed endpoints, the maximum is calculated by multiplying the max
packet size by the number of bursts and the number of opportunities to
transfer within a service interval (the Mult field of the SuperSpeed
Endpoint companion descriptor). Devices advertise this in the
wBytesPerInterval field of their SuperSpeed Endpoint Companion Descriptor.
For high speed devices, this is taken by multiplying the max packet size by the
"number of additional transaction opportunities per microframe" (the high
bits of the wMaxPacketSize field in the endpoint descriptor).
For FS/LS devices, this is just the max packet size.
The other thing we must set in the endpoint context is the Average TRB
Length. This is supposed to be the average of the total bytes in the
transfer descriptor (TD), divided by the number of transfer request blocks
(TRBs) it takes to describe the TD. This gives the host controller an
indication of whether the driver will be enqueuing a scatter gather list
with many entries comprised of small buffers, or one contiguous buffer.
It also takes into account the number of extra TRBs you need for every TD.
This includes No-op TRBs and Link TRBs used to link ring segments
together. Some drivers may choose to chain an Event Data TRB on the end
of every TD, thus increasing the average number of TRBs per TD. The Linux
xHCI driver does not use Event Data TRBs.
In theory, if there was an API to allow drivers to state what their
bandwidth requirements are, we could set this field accurately. For now,
we set it to the same number as the Max ESIT payload.
The Average TRB Length should also be set for bulk and control endpoints,
but I have no idea how to guess what it should be.
Signed-off-by: Sarah Sharp <sarah.a.sharp@linux.intel.com>
Cc: stable <stable@kernel.org>
Signed-off-by: Greg Kroah-Hartman <gregkh@suse.de>
2010-04-16 23:07:27 +08:00
|
|
|
|
*/
|
2011-05-05 18:13:58 +08:00
|
|
|
|
if (usb_endpoint_xfer_control(&ep->desc) && xhci->hci_version == 0x100)
|
|
|
|
|
ep_ctx->tx_info |= cpu_to_le32(AVG_TRB_LENGTH_FOR_EP(8));
|
|
|
|
|
else
|
|
|
|
|
ep_ctx->tx_info |=
|
|
|
|
|
cpu_to_le32(AVG_TRB_LENGTH_FOR_EP(max_esit_payload));
|
USB: xhci: properly set endpoint context fields for periodic eps.
For periodic endpoints, we must let the xHCI hardware know the maximum
payload an endpoint can transfer in one service interval. The xHCI
specification refers to this as the Maximum Endpoint Service Interval Time
Payload (Max ESIT Payload). This is used by the hardware for bandwidth
management and scheduling of packets.
For SuperSpeed endpoints, the maximum is calculated by multiplying the max
packet size by the number of bursts and the number of opportunities to
transfer within a service interval (the Mult field of the SuperSpeed
Endpoint companion descriptor). Devices advertise this in the
wBytesPerInterval field of their SuperSpeed Endpoint Companion Descriptor.
For high speed devices, this is taken by multiplying the max packet size by the
"number of additional transaction opportunities per microframe" (the high
bits of the wMaxPacketSize field in the endpoint descriptor).
For FS/LS devices, this is just the max packet size.
The other thing we must set in the endpoint context is the Average TRB
Length. This is supposed to be the average of the total bytes in the
transfer descriptor (TD), divided by the number of transfer request blocks
(TRBs) it takes to describe the TD. This gives the host controller an
indication of whether the driver will be enqueuing a scatter gather list
with many entries comprised of small buffers, or one contiguous buffer.
It also takes into account the number of extra TRBs you need for every TD.
This includes No-op TRBs and Link TRBs used to link ring segments
together. Some drivers may choose to chain an Event Data TRB on the end
of every TD, thus increasing the average number of TRBs per TD. The Linux
xHCI driver does not use Event Data TRBs.
In theory, if there was an API to allow drivers to state what their
bandwidth requirements are, we could set this field accurately. For now,
we set it to the same number as the Max ESIT payload.
The Average TRB Length should also be set for bulk and control endpoints,
but I have no idea how to guess what it should be.
Signed-off-by: Sarah Sharp <sarah.a.sharp@linux.intel.com>
Cc: stable <stable@kernel.org>
Signed-off-by: Greg Kroah-Hartman <gregkh@suse.de>
2010-04-16 23:07:27 +08:00
|
|
|
|
|
USB: xhci: Bandwidth allocation support
Since the xHCI host controller hardware (xHC) has an internal schedule, it
needs a better representation of what devices are consuming bandwidth on
the bus. Each device is represented by a device context, with data about
the device, endpoints, and pointers to each endpoint ring.
We need to update the endpoint information for a device context before a
new configuration or alternate interface setting is selected. We setup an
input device context with modified endpoint information and newly
allocated endpoint rings, and then submit a Configure Endpoint Command to
the hardware.
The host controller can reject the new configuration if it exceeds the bus
bandwidth, or the host controller doesn't have enough internal resources
for the configuration. If the command fails, we still have the older
device context with the previous configuration. If the command succeeds,
we free the old endpoint rings.
The root hub isn't a real device, so always say yes to any bandwidth
changes for it.
The USB core will enable, disable, and then enable endpoint 0 several
times during the initialization sequence. The device will always have an
endpoint ring for endpoint 0 and bandwidth allocated for that, unless the
device is disconnected or gets a SetAddress 0 request. So we don't pay
attention for when xhci_check_bandwidth() is called for a re-add of
endpoint 0.
Signed-off-by: Sarah Sharp <sarah.a.sharp@linux.intel.com>
Signed-off-by: Greg Kroah-Hartman <gregkh@suse.de>
2009-04-28 10:58:38 +08:00
|
|
|
|
/* FIXME Debug endpoint context */
|
|
|
|
|
return 0;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
void xhci_endpoint_zero(struct xhci_hcd *xhci,
|
|
|
|
|
struct xhci_virt_device *virt_dev,
|
|
|
|
|
struct usb_host_endpoint *ep)
|
|
|
|
|
{
|
|
|
|
|
unsigned int ep_index;
|
|
|
|
|
struct xhci_ep_ctx *ep_ctx;
|
|
|
|
|
|
|
|
|
|
ep_index = xhci_get_endpoint_index(&ep->desc);
|
2009-07-28 03:05:15 +08:00
|
|
|
|
ep_ctx = xhci_get_ep_ctx(xhci, virt_dev->in_ctx, ep_index);
|
USB: xhci: Bandwidth allocation support
Since the xHCI host controller hardware (xHC) has an internal schedule, it
needs a better representation of what devices are consuming bandwidth on
the bus. Each device is represented by a device context, with data about
the device, endpoints, and pointers to each endpoint ring.
We need to update the endpoint information for a device context before a
new configuration or alternate interface setting is selected. We setup an
input device context with modified endpoint information and newly
allocated endpoint rings, and then submit a Configure Endpoint Command to
the hardware.
The host controller can reject the new configuration if it exceeds the bus
bandwidth, or the host controller doesn't have enough internal resources
for the configuration. If the command fails, we still have the older
device context with the previous configuration. If the command succeeds,
we free the old endpoint rings.
The root hub isn't a real device, so always say yes to any bandwidth
changes for it.
The USB core will enable, disable, and then enable endpoint 0 several
times during the initialization sequence. The device will always have an
endpoint ring for endpoint 0 and bandwidth allocated for that, unless the
device is disconnected or gets a SetAddress 0 request. So we don't pay
attention for when xhci_check_bandwidth() is called for a re-add of
endpoint 0.
Signed-off-by: Sarah Sharp <sarah.a.sharp@linux.intel.com>
Signed-off-by: Greg Kroah-Hartman <gregkh@suse.de>
2009-04-28 10:58:38 +08:00
|
|
|
|
|
|
|
|
|
ep_ctx->ep_info = 0;
|
|
|
|
|
ep_ctx->ep_info2 = 0;
|
2009-07-28 03:03:31 +08:00
|
|
|
|
ep_ctx->deq = 0;
|
USB: xhci: Bandwidth allocation support
Since the xHCI host controller hardware (xHC) has an internal schedule, it
needs a better representation of what devices are consuming bandwidth on
the bus. Each device is represented by a device context, with data about
the device, endpoints, and pointers to each endpoint ring.
We need to update the endpoint information for a device context before a
new configuration or alternate interface setting is selected. We setup an
input device context with modified endpoint information and newly
allocated endpoint rings, and then submit a Configure Endpoint Command to
the hardware.
The host controller can reject the new configuration if it exceeds the bus
bandwidth, or the host controller doesn't have enough internal resources
for the configuration. If the command fails, we still have the older
device context with the previous configuration. If the command succeeds,
we free the old endpoint rings.
The root hub isn't a real device, so always say yes to any bandwidth
changes for it.
The USB core will enable, disable, and then enable endpoint 0 several
times during the initialization sequence. The device will always have an
endpoint ring for endpoint 0 and bandwidth allocated for that, unless the
device is disconnected or gets a SetAddress 0 request. So we don't pay
attention for when xhci_check_bandwidth() is called for a re-add of
endpoint 0.
Signed-off-by: Sarah Sharp <sarah.a.sharp@linux.intel.com>
Signed-off-by: Greg Kroah-Hartman <gregkh@suse.de>
2009-04-28 10:58:38 +08:00
|
|
|
|
ep_ctx->tx_info = 0;
|
|
|
|
|
/* Don't free the endpoint ring until the set interface or configuration
|
|
|
|
|
* request succeeds.
|
|
|
|
|
*/
|
|
|
|
|
}
|
|
|
|
|
|
2009-08-08 05:04:43 +08:00
|
|
|
|
/* Copy output xhci_ep_ctx to the input xhci_ep_ctx copy.
|
|
|
|
|
* Useful when you want to change one particular aspect of the endpoint and then
|
|
|
|
|
* issue a configure endpoint command.
|
|
|
|
|
*/
|
|
|
|
|
void xhci_endpoint_copy(struct xhci_hcd *xhci,
|
2009-09-05 01:53:13 +08:00
|
|
|
|
struct xhci_container_ctx *in_ctx,
|
|
|
|
|
struct xhci_container_ctx *out_ctx,
|
|
|
|
|
unsigned int ep_index)
|
2009-08-08 05:04:43 +08:00
|
|
|
|
{
|
|
|
|
|
struct xhci_ep_ctx *out_ep_ctx;
|
|
|
|
|
struct xhci_ep_ctx *in_ep_ctx;
|
|
|
|
|
|
2009-09-05 01:53:13 +08:00
|
|
|
|
out_ep_ctx = xhci_get_ep_ctx(xhci, out_ctx, ep_index);
|
|
|
|
|
in_ep_ctx = xhci_get_ep_ctx(xhci, in_ctx, ep_index);
|
2009-08-08 05:04:43 +08:00
|
|
|
|
|
|
|
|
|
in_ep_ctx->ep_info = out_ep_ctx->ep_info;
|
|
|
|
|
in_ep_ctx->ep_info2 = out_ep_ctx->ep_info2;
|
|
|
|
|
in_ep_ctx->deq = out_ep_ctx->deq;
|
|
|
|
|
in_ep_ctx->tx_info = out_ep_ctx->tx_info;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
/* Copy output xhci_slot_ctx to the input xhci_slot_ctx.
|
|
|
|
|
* Useful when you want to change one particular aspect of the endpoint and then
|
|
|
|
|
* issue a configure endpoint command. Only the context entries field matters,
|
|
|
|
|
* but we'll copy the whole thing anyway.
|
|
|
|
|
*/
|
2009-09-05 01:53:13 +08:00
|
|
|
|
void xhci_slot_copy(struct xhci_hcd *xhci,
|
|
|
|
|
struct xhci_container_ctx *in_ctx,
|
|
|
|
|
struct xhci_container_ctx *out_ctx)
|
2009-08-08 05:04:43 +08:00
|
|
|
|
{
|
|
|
|
|
struct xhci_slot_ctx *in_slot_ctx;
|
|
|
|
|
struct xhci_slot_ctx *out_slot_ctx;
|
|
|
|
|
|
2009-09-05 01:53:13 +08:00
|
|
|
|
in_slot_ctx = xhci_get_slot_ctx(xhci, in_ctx);
|
|
|
|
|
out_slot_ctx = xhci_get_slot_ctx(xhci, out_ctx);
|
2009-08-08 05:04:43 +08:00
|
|
|
|
|
|
|
|
|
in_slot_ctx->dev_info = out_slot_ctx->dev_info;
|
|
|
|
|
in_slot_ctx->dev_info2 = out_slot_ctx->dev_info2;
|
|
|
|
|
in_slot_ctx->tt_info = out_slot_ctx->tt_info;
|
|
|
|
|
in_slot_ctx->dev_state = out_slot_ctx->dev_state;
|
|
|
|
|
}
|
|
|
|
|
|
2009-07-28 03:05:03 +08:00
|
|
|
|
/* Set up the scratchpad buffer array and scratchpad buffers, if needed. */
|
|
|
|
|
static int scratchpad_alloc(struct xhci_hcd *xhci, gfp_t flags)
|
|
|
|
|
{
|
|
|
|
|
int i;
|
|
|
|
|
struct device *dev = xhci_to_hcd(xhci)->self.controller;
|
|
|
|
|
int num_sp = HCS_MAX_SCRATCHPAD(xhci->hcs_params2);
|
|
|
|
|
|
|
|
|
|
xhci_dbg(xhci, "Allocating %d scratchpad buffers\n", num_sp);
|
|
|
|
|
|
|
|
|
|
if (!num_sp)
|
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
|
|
xhci->scratchpad = kzalloc(sizeof(*xhci->scratchpad), flags);
|
|
|
|
|
if (!xhci->scratchpad)
|
|
|
|
|
goto fail_sp;
|
|
|
|
|
|
|
|
|
|
xhci->scratchpad->sp_array =
|
|
|
|
|
pci_alloc_consistent(to_pci_dev(dev),
|
|
|
|
|
num_sp * sizeof(u64),
|
|
|
|
|
&xhci->scratchpad->sp_dma);
|
|
|
|
|
if (!xhci->scratchpad->sp_array)
|
|
|
|
|
goto fail_sp2;
|
|
|
|
|
|
|
|
|
|
xhci->scratchpad->sp_buffers = kzalloc(sizeof(void *) * num_sp, flags);
|
|
|
|
|
if (!xhci->scratchpad->sp_buffers)
|
|
|
|
|
goto fail_sp3;
|
|
|
|
|
|
|
|
|
|
xhci->scratchpad->sp_dma_buffers =
|
|
|
|
|
kzalloc(sizeof(dma_addr_t) * num_sp, flags);
|
|
|
|
|
|
|
|
|
|
if (!xhci->scratchpad->sp_dma_buffers)
|
|
|
|
|
goto fail_sp4;
|
|
|
|
|
|
2011-03-29 10:40:46 +08:00
|
|
|
|
xhci->dcbaa->dev_context_ptrs[0] = cpu_to_le64(xhci->scratchpad->sp_dma);
|
2009-07-28 03:05:03 +08:00
|
|
|
|
for (i = 0; i < num_sp; i++) {
|
|
|
|
|
dma_addr_t dma;
|
|
|
|
|
void *buf = pci_alloc_consistent(to_pci_dev(dev),
|
|
|
|
|
xhci->page_size, &dma);
|
|
|
|
|
if (!buf)
|
|
|
|
|
goto fail_sp5;
|
|
|
|
|
|
|
|
|
|
xhci->scratchpad->sp_array[i] = dma;
|
|
|
|
|
xhci->scratchpad->sp_buffers[i] = buf;
|
|
|
|
|
xhci->scratchpad->sp_dma_buffers[i] = dma;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
|
|
fail_sp5:
|
|
|
|
|
for (i = i - 1; i >= 0; i--) {
|
|
|
|
|
pci_free_consistent(to_pci_dev(dev), xhci->page_size,
|
|
|
|
|
xhci->scratchpad->sp_buffers[i],
|
|
|
|
|
xhci->scratchpad->sp_dma_buffers[i]);
|
|
|
|
|
}
|
|
|
|
|
kfree(xhci->scratchpad->sp_dma_buffers);
|
|
|
|
|
|
|
|
|
|
fail_sp4:
|
|
|
|
|
kfree(xhci->scratchpad->sp_buffers);
|
|
|
|
|
|
|
|
|
|
fail_sp3:
|
|
|
|
|
pci_free_consistent(to_pci_dev(dev), num_sp * sizeof(u64),
|
|
|
|
|
xhci->scratchpad->sp_array,
|
|
|
|
|
xhci->scratchpad->sp_dma);
|
|
|
|
|
|
|
|
|
|
fail_sp2:
|
|
|
|
|
kfree(xhci->scratchpad);
|
|
|
|
|
xhci->scratchpad = NULL;
|
|
|
|
|
|
|
|
|
|
fail_sp:
|
|
|
|
|
return -ENOMEM;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
static void scratchpad_free(struct xhci_hcd *xhci)
|
|
|
|
|
{
|
|
|
|
|
int num_sp;
|
|
|
|
|
int i;
|
|
|
|
|
struct pci_dev *pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
|
|
|
|
|
|
|
|
|
|
if (!xhci->scratchpad)
|
|
|
|
|
return;
|
|
|
|
|
|
|
|
|
|
num_sp = HCS_MAX_SCRATCHPAD(xhci->hcs_params2);
|
|
|
|
|
|
|
|
|
|
for (i = 0; i < num_sp; i++) {
|
|
|
|
|
pci_free_consistent(pdev, xhci->page_size,
|
|
|
|
|
xhci->scratchpad->sp_buffers[i],
|
|
|
|
|
xhci->scratchpad->sp_dma_buffers[i]);
|
|
|
|
|
}
|
|
|
|
|
kfree(xhci->scratchpad->sp_dma_buffers);
|
|
|
|
|
kfree(xhci->scratchpad->sp_buffers);
|
|
|
|
|
pci_free_consistent(pdev, num_sp * sizeof(u64),
|
|
|
|
|
xhci->scratchpad->sp_array,
|
|
|
|
|
xhci->scratchpad->sp_dma);
|
|
|
|
|
kfree(xhci->scratchpad);
|
|
|
|
|
xhci->scratchpad = NULL;
|
|
|
|
|
}
|
|
|
|
|
|
2009-09-05 01:53:13 +08:00
|
|
|
|
struct xhci_command *xhci_alloc_command(struct xhci_hcd *xhci,
|
2009-12-10 07:59:03 +08:00
|
|
|
|
bool allocate_in_ctx, bool allocate_completion,
|
|
|
|
|
gfp_t mem_flags)
|
2009-09-05 01:53:13 +08:00
|
|
|
|
{
|
|
|
|
|
struct xhci_command *command;
|
|
|
|
|
|
|
|
|
|
command = kzalloc(sizeof(*command), mem_flags);
|
|
|
|
|
if (!command)
|
|
|
|
|
return NULL;
|
|
|
|
|
|
2009-12-10 07:59:03 +08:00
|
|
|
|
if (allocate_in_ctx) {
|
|
|
|
|
command->in_ctx =
|
|
|
|
|
xhci_alloc_container_ctx(xhci, XHCI_CTX_TYPE_INPUT,
|
|
|
|
|
mem_flags);
|
|
|
|
|
if (!command->in_ctx) {
|
|
|
|
|
kfree(command);
|
|
|
|
|
return NULL;
|
|
|
|
|
}
|
2009-11-21 19:51:47 +08:00
|
|
|
|
}
|
2009-09-05 01:53:13 +08:00
|
|
|
|
|
|
|
|
|
if (allocate_completion) {
|
|
|
|
|
command->completion =
|
|
|
|
|
kzalloc(sizeof(struct completion), mem_flags);
|
|
|
|
|
if (!command->completion) {
|
|
|
|
|
xhci_free_container_ctx(xhci, command->in_ctx);
|
2009-11-21 19:51:47 +08:00
|
|
|
|
kfree(command);
|
2009-09-05 01:53:13 +08:00
|
|
|
|
return NULL;
|
|
|
|
|
}
|
|
|
|
|
init_completion(command->completion);
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
command->status = 0;
|
|
|
|
|
INIT_LIST_HEAD(&command->cmd_list);
|
|
|
|
|
return command;
|
|
|
|
|
}
|
|
|
|
|
|
2010-07-23 06:23:31 +08:00
|
|
|
|
void xhci_urb_free_priv(struct xhci_hcd *xhci, struct urb_priv *urb_priv)
|
|
|
|
|
{
|
|
|
|
|
int last;
|
|
|
|
|
|
|
|
|
|
if (!urb_priv)
|
|
|
|
|
return;
|
|
|
|
|
|
|
|
|
|
last = urb_priv->length - 1;
|
|
|
|
|
if (last >= 0) {
|
|
|
|
|
int i;
|
|
|
|
|
for (i = 0; i <= last; i++)
|
|
|
|
|
kfree(urb_priv->td[i]);
|
|
|
|
|
}
|
|
|
|
|
kfree(urb_priv);
|
|
|
|
|
}
|
|
|
|
|
|
2009-09-05 01:53:13 +08:00
|
|
|
|
void xhci_free_command(struct xhci_hcd *xhci,
|
|
|
|
|
struct xhci_command *command)
|
|
|
|
|
{
|
|
|
|
|
xhci_free_container_ctx(xhci,
|
|
|
|
|
command->in_ctx);
|
|
|
|
|
kfree(command->completion);
|
|
|
|
|
kfree(command);
|
|
|
|
|
}
|
|
|
|
|
|
2009-04-28 10:52:28 +08:00
|
|
|
|
void xhci_mem_cleanup(struct xhci_hcd *xhci)
|
|
|
|
|
{
|
2009-04-28 10:52:34 +08:00
|
|
|
|
struct pci_dev *pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
|
|
|
|
|
int size;
|
2009-04-28 10:57:38 +08:00
|
|
|
|
int i;
|
2009-04-28 10:52:34 +08:00
|
|
|
|
|
|
|
|
|
/* Free the Event Ring Segment Table and the actual Event Ring */
|
2009-11-04 14:02:22 +08:00
|
|
|
|
if (xhci->ir_set) {
|
|
|
|
|
xhci_writel(xhci, 0, &xhci->ir_set->erst_size);
|
|
|
|
|
xhci_write_64(xhci, 0, &xhci->ir_set->erst_base);
|
|
|
|
|
xhci_write_64(xhci, 0, &xhci->ir_set->erst_dequeue);
|
|
|
|
|
}
|
2009-04-28 10:52:34 +08:00
|
|
|
|
size = sizeof(struct xhci_erst_entry)*(xhci->erst.num_entries);
|
|
|
|
|
if (xhci->erst.entries)
|
|
|
|
|
pci_free_consistent(pdev, size,
|
|
|
|
|
xhci->erst.entries, xhci->erst.erst_dma_addr);
|
|
|
|
|
xhci->erst.entries = NULL;
|
|
|
|
|
xhci_dbg(xhci, "Freed ERST\n");
|
|
|
|
|
if (xhci->event_ring)
|
|
|
|
|
xhci_ring_free(xhci, xhci->event_ring);
|
|
|
|
|
xhci->event_ring = NULL;
|
|
|
|
|
xhci_dbg(xhci, "Freed event ring\n");
|
|
|
|
|
|
2009-07-28 03:03:31 +08:00
|
|
|
|
xhci_write_64(xhci, 0, &xhci->op_regs->cmd_ring);
|
2009-04-28 10:52:34 +08:00
|
|
|
|
if (xhci->cmd_ring)
|
|
|
|
|
xhci_ring_free(xhci, xhci->cmd_ring);
|
|
|
|
|
xhci->cmd_ring = NULL;
|
|
|
|
|
xhci_dbg(xhci, "Freed command ring\n");
|
2009-04-28 10:57:38 +08:00
|
|
|
|
|
|
|
|
|
for (i = 1; i < MAX_HC_SLOTS; ++i)
|
|
|
|
|
xhci_free_virt_device(xhci, i);
|
|
|
|
|
|
2009-04-28 10:52:34 +08:00
|
|
|
|
if (xhci->segment_pool)
|
|
|
|
|
dma_pool_destroy(xhci->segment_pool);
|
|
|
|
|
xhci->segment_pool = NULL;
|
|
|
|
|
xhci_dbg(xhci, "Freed segment pool\n");
|
2009-04-28 10:57:38 +08:00
|
|
|
|
|
|
|
|
|
if (xhci->device_pool)
|
|
|
|
|
dma_pool_destroy(xhci->device_pool);
|
|
|
|
|
xhci->device_pool = NULL;
|
|
|
|
|
xhci_dbg(xhci, "Freed device context pool\n");
|
|
|
|
|
|
USB: xhci: Add memory allocation for USB3 bulk streams.
Add support for allocating streams for USB 3.0 bulk endpoints. See
Documentation/usb/bulk-streams.txt for more information about how and why
you would use streams.
When an endpoint has streams enabled, instead of having one ring where all
transfers are enqueued to the hardware, it has several rings. The ring
dequeue pointer in the endpoint context is changed to point to a "Stream
Context Array". This is basically an array of pointers to transfer rings,
one for each stream ID that the driver wants to use.
The Stream Context Array size must be a power of two, and host controllers
can place a limit on the size of the array (4 to 2^16 entries). These
two facts make calculating the size of the Stream Context Array and the
number of entries actually used by the driver a bit tricky.
Besides the Stream Context Array and rings for all the stream IDs, we need
one more data structure. The xHCI hardware will not tell us which stream
ID a transfer event was for, but it will give us the slot ID, endpoint
index, and physical address for the TRB that caused the event. For every
endpoint on a device, add a radix tree to map physical TRB addresses to
virtual segments within a stream ring.
Keep track of whether an endpoint is transitioning to using streams, and
don't enqueue any URBs while that's taking place. Refuse to transition an
endpoint to streams if there are already URBs enqueued for that endpoint.
We need to make sure that freeing streams does not fail, since a driver's
disconnect() function may attempt to do this, and it cannot fail.
Pre-allocate the command structure used to issue the Configure Endpoint
command, and reserve space on the command ring for each stream endpoint.
This may be a bit overkill, but it is permissible for the driver to
allocate all streams in one call and free them in multiple calls. (It is
not advised, however, since it is a waste of resources and time.)
Even with the memory and ring room pre-allocated, freeing streams can
still fail because the xHC rejects the configure endpoint command. It is
valid (by the xHCI 0.96 spec) to return a "Bandwidth Error" or a "Resource
Error" for a configure endpoint command. We should never see a Bandwidth
Error, since bulk endpoints do not effect the reserved bandwidth. The
host controller can still return a Resource Error, but it's improbable
since the xHC would be going from a more resource-intensive configuration
(streams) to a less resource-intensive configuration (no streams).
If the xHC returns a Resource Error, the endpoint will be stuck with
streams and will be unusable for drivers. It's an unavoidable consequence
of broken host controller hardware.
Includes bug fixes from the original patch, contributed by
John Youn <John.Youn@synopsys.com> and Andy Green <AGreen@PLXTech.com>
Signed-off-by: Sarah Sharp <sarah.a.sharp@linux.intel.com>
Signed-off-by: Greg Kroah-Hartman <gregkh@suse.de>
2010-04-03 06:34:16 +08:00
|
|
|
|
if (xhci->small_streams_pool)
|
|
|
|
|
dma_pool_destroy(xhci->small_streams_pool);
|
|
|
|
|
xhci->small_streams_pool = NULL;
|
|
|
|
|
xhci_dbg(xhci, "Freed small stream array pool\n");
|
|
|
|
|
|
|
|
|
|
if (xhci->medium_streams_pool)
|
|
|
|
|
dma_pool_destroy(xhci->medium_streams_pool);
|
|
|
|
|
xhci->medium_streams_pool = NULL;
|
|
|
|
|
xhci_dbg(xhci, "Freed medium stream array pool\n");
|
|
|
|
|
|
2009-07-28 03:03:31 +08:00
|
|
|
|
xhci_write_64(xhci, 0, &xhci->op_regs->dcbaa_ptr);
|
2009-04-28 10:53:42 +08:00
|
|
|
|
if (xhci->dcbaa)
|
|
|
|
|
pci_free_consistent(pdev, sizeof(*xhci->dcbaa),
|
|
|
|
|
xhci->dcbaa, xhci->dcbaa->dma);
|
|
|
|
|
xhci->dcbaa = NULL;
|
2009-04-28 10:57:38 +08:00
|
|
|
|
|
2009-11-05 03:22:19 +08:00
|
|
|
|
scratchpad_free(xhci);
|
2010-10-27 07:47:13 +08:00
|
|
|
|
|
|
|
|
|
xhci->num_usb2_ports = 0;
|
|
|
|
|
xhci->num_usb3_ports = 0;
|
|
|
|
|
kfree(xhci->usb2_ports);
|
|
|
|
|
kfree(xhci->usb3_ports);
|
|
|
|
|
kfree(xhci->port_array);
|
|
|
|
|
|
2009-04-28 10:52:28 +08:00
|
|
|
|
xhci->page_size = 0;
|
|
|
|
|
xhci->page_shift = 0;
|
2010-12-16 04:47:14 +08:00
|
|
|
|
xhci->bus_state[0].bus_suspended = 0;
|
xhci: Register second xHCI roothub.
This patch changes the xHCI driver to allocate two roothubs. This touches
the driver initialization and shutdown paths, roothub emulation code, and
port status change event handlers. This is a rather large patch, but it
can't be broken up, or it would break git-bisect.
Make the xHCI driver register its own PCI probe function. This will call
the USB core to create the USB 2.0 roothub, and then create the USB 3.0
roothub. This gets the code for registering a shared roothub out of the
USB core, and allows other HCDs later to decide if and how many shared
roothubs they want to allocate.
Make sure the xHCI's reset method marks the xHCI host controller's primary
roothub as the USB 2.0 roothub. This ensures that the high speed bus will
be processed first when the PCI device is resumed, and any USB 3.0 devices
that have migrated over to high speed will migrate back after being reset.
This ensures that USB persist works with these odd devices.
The reset method will also mark the xHCI USB2 roothub as having an
integrated TT. Like EHCI host controllers with a "rate matching hub" the
xHCI USB 2.0 roothub doesn't have an OHCI or UHCI companion controller.
It doesn't really have a TT, but we'll lie and say it has an integrated
TT. We need to do this because the USB core will reject LS/FS devices
under a HS hub without a TT.
Other details:
-------------
The roothub emulation code is changed to return the correct number of
ports for the two roothubs. For the USB 3.0 roothub, it only reports the
USB 3.0 ports. For the USB 2.0 roothub, it reports all the LS/FS/HS
ports. The code to disable a port now checks the speed of the roothub,
and refuses to disable SuperSpeed ports under the USB 3.0 roothub.
The code for initializing a new device context must be changed to set the
proper roothub port number. Since we've split the xHCI host into two
roothubs, we can't just use the port number in the ancestor hub. Instead,
we loop through the array of hardware port status register speeds and find
the Nth port with a similar speed.
The port status change event handler is updated to figure out whether the
port that reported the change is a USB 3.0 port, or a non-SuperSpeed port.
Once it figures out the port speed, it kicks the proper roothub.
The function to find a slot ID based on the port index is updated to take
into account that the two roothubs will have over-lapping port indexes.
It checks that the virtual device with a matching port index is the same
speed as the passed in roothub.
There's also changes to the driver initialization and shutdown paths:
1. Make sure that the xhci_hcd pointer is shared across the two
usb_hcd structures. The xhci_hcd pointer is allocated and the
registers are mapped in when xhci_pci_setup() is called with the
primary HCD. When xhci_pci_setup() is called with the non-primary
HCD, the xhci_hcd pointer is stored.
2. Make sure to set the sg_tablesize for both usb_hcd structures. Set
the PCI DMA mask for the non-primary HCD to allow for 64-bit or 32-bit
DMA. (The PCI DMA mask is set from the primary HCD further down in
the xhci_pci_setup() function.)
3. Ensure that the host controller doesn't start kicking khubd in
response to port status changes before both usb_hcd structures are
registered. xhci_run() only starts the xHC running once it has been
called with the non-primary roothub. Similarly, the xhci_stop()
function only halts the host controller when it is called with the
non-primary HCD. Then on the second call, it resets and cleans up the
MSI-X irqs.
Signed-off-by: Sarah Sharp <sarah.a.sharp@linux.intel.com>
2010-12-17 03:21:10 +08:00
|
|
|
|
xhci->bus_state[1].bus_suspended = 0;
|
2009-04-28 10:52:28 +08:00
|
|
|
|
}
|
|
|
|
|
|
2009-11-10 05:35:23 +08:00
|
|
|
|
static int xhci_test_trb_in_td(struct xhci_hcd *xhci,
|
|
|
|
|
struct xhci_segment *input_seg,
|
|
|
|
|
union xhci_trb *start_trb,
|
|
|
|
|
union xhci_trb *end_trb,
|
|
|
|
|
dma_addr_t input_dma,
|
|
|
|
|
struct xhci_segment *result_seg,
|
|
|
|
|
char *test_name, int test_number)
|
|
|
|
|
{
|
|
|
|
|
unsigned long long start_dma;
|
|
|
|
|
unsigned long long end_dma;
|
|
|
|
|
struct xhci_segment *seg;
|
|
|
|
|
|
|
|
|
|
start_dma = xhci_trb_virt_to_dma(input_seg, start_trb);
|
|
|
|
|
end_dma = xhci_trb_virt_to_dma(input_seg, end_trb);
|
|
|
|
|
|
|
|
|
|
seg = trb_in_td(input_seg, start_trb, end_trb, input_dma);
|
|
|
|
|
if (seg != result_seg) {
|
|
|
|
|
xhci_warn(xhci, "WARN: %s TRB math test %d failed!\n",
|
|
|
|
|
test_name, test_number);
|
|
|
|
|
xhci_warn(xhci, "Tested TRB math w/ seg %p and "
|
|
|
|
|
"input DMA 0x%llx\n",
|
|
|
|
|
input_seg,
|
|
|
|
|
(unsigned long long) input_dma);
|
|
|
|
|
xhci_warn(xhci, "starting TRB %p (0x%llx DMA), "
|
|
|
|
|
"ending TRB %p (0x%llx DMA)\n",
|
|
|
|
|
start_trb, start_dma,
|
|
|
|
|
end_trb, end_dma);
|
|
|
|
|
xhci_warn(xhci, "Expected seg %p, got seg %p\n",
|
|
|
|
|
result_seg, seg);
|
|
|
|
|
return -1;
|
|
|
|
|
}
|
|
|
|
|
return 0;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
/* TRB math checks for xhci_trb_in_td(), using the command and event rings. */
|
|
|
|
|
static int xhci_check_trb_in_td_math(struct xhci_hcd *xhci, gfp_t mem_flags)
|
|
|
|
|
{
|
|
|
|
|
struct {
|
|
|
|
|
dma_addr_t input_dma;
|
|
|
|
|
struct xhci_segment *result_seg;
|
|
|
|
|
} simple_test_vector [] = {
|
|
|
|
|
/* A zeroed DMA field should fail */
|
|
|
|
|
{ 0, NULL },
|
|
|
|
|
/* One TRB before the ring start should fail */
|
|
|
|
|
{ xhci->event_ring->first_seg->dma - 16, NULL },
|
|
|
|
|
/* One byte before the ring start should fail */
|
|
|
|
|
{ xhci->event_ring->first_seg->dma - 1, NULL },
|
|
|
|
|
/* Starting TRB should succeed */
|
|
|
|
|
{ xhci->event_ring->first_seg->dma, xhci->event_ring->first_seg },
|
|
|
|
|
/* Ending TRB should succeed */
|
|
|
|
|
{ xhci->event_ring->first_seg->dma + (TRBS_PER_SEGMENT - 1)*16,
|
|
|
|
|
xhci->event_ring->first_seg },
|
|
|
|
|
/* One byte after the ring end should fail */
|
|
|
|
|
{ xhci->event_ring->first_seg->dma + (TRBS_PER_SEGMENT - 1)*16 + 1, NULL },
|
|
|
|
|
/* One TRB after the ring end should fail */
|
|
|
|
|
{ xhci->event_ring->first_seg->dma + (TRBS_PER_SEGMENT)*16, NULL },
|
|
|
|
|
/* An address of all ones should fail */
|
|
|
|
|
{ (dma_addr_t) (~0), NULL },
|
|
|
|
|
};
|
|
|
|
|
struct {
|
|
|
|
|
struct xhci_segment *input_seg;
|
|
|
|
|
union xhci_trb *start_trb;
|
|
|
|
|
union xhci_trb *end_trb;
|
|
|
|
|
dma_addr_t input_dma;
|
|
|
|
|
struct xhci_segment *result_seg;
|
|
|
|
|
} complex_test_vector [] = {
|
|
|
|
|
/* Test feeding a valid DMA address from a different ring */
|
|
|
|
|
{ .input_seg = xhci->event_ring->first_seg,
|
|
|
|
|
.start_trb = xhci->event_ring->first_seg->trbs,
|
|
|
|
|
.end_trb = &xhci->event_ring->first_seg->trbs[TRBS_PER_SEGMENT - 1],
|
|
|
|
|
.input_dma = xhci->cmd_ring->first_seg->dma,
|
|
|
|
|
.result_seg = NULL,
|
|
|
|
|
},
|
|
|
|
|
/* Test feeding a valid end TRB from a different ring */
|
|
|
|
|
{ .input_seg = xhci->event_ring->first_seg,
|
|
|
|
|
.start_trb = xhci->event_ring->first_seg->trbs,
|
|
|
|
|
.end_trb = &xhci->cmd_ring->first_seg->trbs[TRBS_PER_SEGMENT - 1],
|
|
|
|
|
.input_dma = xhci->cmd_ring->first_seg->dma,
|
|
|
|
|
.result_seg = NULL,
|
|
|
|
|
},
|
|
|
|
|
/* Test feeding a valid start and end TRB from a different ring */
|
|
|
|
|
{ .input_seg = xhci->event_ring->first_seg,
|
|
|
|
|
.start_trb = xhci->cmd_ring->first_seg->trbs,
|
|
|
|
|
.end_trb = &xhci->cmd_ring->first_seg->trbs[TRBS_PER_SEGMENT - 1],
|
|
|
|
|
.input_dma = xhci->cmd_ring->first_seg->dma,
|
|
|
|
|
.result_seg = NULL,
|
|
|
|
|
},
|
|
|
|
|
/* TRB in this ring, but after this TD */
|
|
|
|
|
{ .input_seg = xhci->event_ring->first_seg,
|
|
|
|
|
.start_trb = &xhci->event_ring->first_seg->trbs[0],
|
|
|
|
|
.end_trb = &xhci->event_ring->first_seg->trbs[3],
|
|
|
|
|
.input_dma = xhci->event_ring->first_seg->dma + 4*16,
|
|
|
|
|
.result_seg = NULL,
|
|
|
|
|
},
|
|
|
|
|
/* TRB in this ring, but before this TD */
|
|
|
|
|
{ .input_seg = xhci->event_ring->first_seg,
|
|
|
|
|
.start_trb = &xhci->event_ring->first_seg->trbs[3],
|
|
|
|
|
.end_trb = &xhci->event_ring->first_seg->trbs[6],
|
|
|
|
|
.input_dma = xhci->event_ring->first_seg->dma + 2*16,
|
|
|
|
|
.result_seg = NULL,
|
|
|
|
|
},
|
|
|
|
|
/* TRB in this ring, but after this wrapped TD */
|
|
|
|
|
{ .input_seg = xhci->event_ring->first_seg,
|
|
|
|
|
.start_trb = &xhci->event_ring->first_seg->trbs[TRBS_PER_SEGMENT - 3],
|
|
|
|
|
.end_trb = &xhci->event_ring->first_seg->trbs[1],
|
|
|
|
|
.input_dma = xhci->event_ring->first_seg->dma + 2*16,
|
|
|
|
|
.result_seg = NULL,
|
|
|
|
|
},
|
|
|
|
|
/* TRB in this ring, but before this wrapped TD */
|
|
|
|
|
{ .input_seg = xhci->event_ring->first_seg,
|
|
|
|
|
.start_trb = &xhci->event_ring->first_seg->trbs[TRBS_PER_SEGMENT - 3],
|
|
|
|
|
.end_trb = &xhci->event_ring->first_seg->trbs[1],
|
|
|
|
|
.input_dma = xhci->event_ring->first_seg->dma + (TRBS_PER_SEGMENT - 4)*16,
|
|
|
|
|
.result_seg = NULL,
|
|
|
|
|
},
|
|
|
|
|
/* TRB not in this ring, and we have a wrapped TD */
|
|
|
|
|
{ .input_seg = xhci->event_ring->first_seg,
|
|
|
|
|
.start_trb = &xhci->event_ring->first_seg->trbs[TRBS_PER_SEGMENT - 3],
|
|
|
|
|
.end_trb = &xhci->event_ring->first_seg->trbs[1],
|
|
|
|
|
.input_dma = xhci->cmd_ring->first_seg->dma + 2*16,
|
|
|
|
|
.result_seg = NULL,
|
|
|
|
|
},
|
|
|
|
|
};
|
|
|
|
|
|
|
|
|
|
unsigned int num_tests;
|
|
|
|
|
int i, ret;
|
|
|
|
|
|
2010-06-28 19:55:46 +08:00
|
|
|
|
num_tests = ARRAY_SIZE(simple_test_vector);
|
2009-11-10 05:35:23 +08:00
|
|
|
|
for (i = 0; i < num_tests; i++) {
|
|
|
|
|
ret = xhci_test_trb_in_td(xhci,
|
|
|
|
|
xhci->event_ring->first_seg,
|
|
|
|
|
xhci->event_ring->first_seg->trbs,
|
|
|
|
|
&xhci->event_ring->first_seg->trbs[TRBS_PER_SEGMENT - 1],
|
|
|
|
|
simple_test_vector[i].input_dma,
|
|
|
|
|
simple_test_vector[i].result_seg,
|
|
|
|
|
"Simple", i);
|
|
|
|
|
if (ret < 0)
|
|
|
|
|
return ret;
|
|
|
|
|
}
|
|
|
|
|
|
2010-06-28 19:55:46 +08:00
|
|
|
|
num_tests = ARRAY_SIZE(complex_test_vector);
|
2009-11-10 05:35:23 +08:00
|
|
|
|
for (i = 0; i < num_tests; i++) {
|
|
|
|
|
ret = xhci_test_trb_in_td(xhci,
|
|
|
|
|
complex_test_vector[i].input_seg,
|
|
|
|
|
complex_test_vector[i].start_trb,
|
|
|
|
|
complex_test_vector[i].end_trb,
|
|
|
|
|
complex_test_vector[i].input_dma,
|
|
|
|
|
complex_test_vector[i].result_seg,
|
|
|
|
|
"Complex", i);
|
|
|
|
|
if (ret < 0)
|
|
|
|
|
return ret;
|
|
|
|
|
}
|
|
|
|
|
xhci_dbg(xhci, "TRB math tests passed.\n");
|
|
|
|
|
return 0;
|
|
|
|
|
}
|
|
|
|
|
|
2010-07-30 13:12:56 +08:00
|
|
|
|
static void xhci_set_hc_event_deq(struct xhci_hcd *xhci)
|
|
|
|
|
{
|
|
|
|
|
u64 temp;
|
|
|
|
|
dma_addr_t deq;
|
|
|
|
|
|
|
|
|
|
deq = xhci_trb_virt_to_dma(xhci->event_ring->deq_seg,
|
|
|
|
|
xhci->event_ring->dequeue);
|
|
|
|
|
if (deq == 0 && !in_interrupt())
|
|
|
|
|
xhci_warn(xhci, "WARN something wrong with SW event ring "
|
|
|
|
|
"dequeue ptr.\n");
|
|
|
|
|
/* Update HC event ring dequeue pointer */
|
|
|
|
|
temp = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
|
|
|
|
|
temp &= ERST_PTR_MASK;
|
|
|
|
|
/* Don't clear the EHB bit (which is RW1C) because
|
|
|
|
|
* there might be more events to service.
|
|
|
|
|
*/
|
|
|
|
|
temp &= ~ERST_EHB;
|
|
|
|
|
xhci_dbg(xhci, "// Write event ring dequeue pointer, "
|
|
|
|
|
"preserving EHB bit\n");
|
|
|
|
|
xhci_write_64(xhci, ((u64) deq & (u64) ~ERST_PTR_MASK) | temp,
|
|
|
|
|
&xhci->ir_set->erst_dequeue);
|
|
|
|
|
}
|
|
|
|
|
|
2010-10-27 07:47:13 +08:00
|
|
|
|
static void xhci_add_in_port(struct xhci_hcd *xhci, unsigned int num_ports,
|
2011-03-29 10:40:46 +08:00
|
|
|
|
__le32 __iomem *addr, u8 major_revision)
|
2010-10-27 07:47:13 +08:00
|
|
|
|
{
|
|
|
|
|
u32 temp, port_offset, port_count;
|
|
|
|
|
int i;
|
|
|
|
|
|
|
|
|
|
if (major_revision > 0x03) {
|
|
|
|
|
xhci_warn(xhci, "Ignoring unknown port speed, "
|
|
|
|
|
"Ext Cap %p, revision = 0x%x\n",
|
|
|
|
|
addr, major_revision);
|
|
|
|
|
/* Ignoring port protocol we can't understand. FIXME */
|
|
|
|
|
return;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
/* Port offset and count in the third dword, see section 7.2 */
|
|
|
|
|
temp = xhci_readl(xhci, addr + 2);
|
|
|
|
|
port_offset = XHCI_EXT_PORT_OFF(temp);
|
|
|
|
|
port_count = XHCI_EXT_PORT_COUNT(temp);
|
|
|
|
|
xhci_dbg(xhci, "Ext Cap %p, port offset = %u, "
|
|
|
|
|
"count = %u, revision = 0x%x\n",
|
|
|
|
|
addr, port_offset, port_count, major_revision);
|
|
|
|
|
/* Port count includes the current port offset */
|
|
|
|
|
if (port_offset == 0 || (port_offset + port_count - 1) > num_ports)
|
|
|
|
|
/* WTF? "Valid values are ‘1’ to MaxPorts" */
|
|
|
|
|
return;
|
|
|
|
|
port_offset--;
|
|
|
|
|
for (i = port_offset; i < (port_offset + port_count); i++) {
|
|
|
|
|
/* Duplicate entry. Ignore the port if the revisions differ. */
|
|
|
|
|
if (xhci->port_array[i] != 0) {
|
|
|
|
|
xhci_warn(xhci, "Duplicate port entry, Ext Cap %p,"
|
|
|
|
|
" port %u\n", addr, i);
|
|
|
|
|
xhci_warn(xhci, "Port was marked as USB %u, "
|
|
|
|
|
"duplicated as USB %u\n",
|
|
|
|
|
xhci->port_array[i], major_revision);
|
|
|
|
|
/* Only adjust the roothub port counts if we haven't
|
|
|
|
|
* found a similar duplicate.
|
|
|
|
|
*/
|
|
|
|
|
if (xhci->port_array[i] != major_revision &&
|
2011-03-18 03:39:49 +08:00
|
|
|
|
xhci->port_array[i] != DUPLICATE_ENTRY) {
|
2010-10-27 07:47:13 +08:00
|
|
|
|
if (xhci->port_array[i] == 0x03)
|
|
|
|
|
xhci->num_usb3_ports--;
|
|
|
|
|
else
|
|
|
|
|
xhci->num_usb2_ports--;
|
2011-03-18 03:39:49 +08:00
|
|
|
|
xhci->port_array[i] = DUPLICATE_ENTRY;
|
2010-10-27 07:47:13 +08:00
|
|
|
|
}
|
|
|
|
|
/* FIXME: Should we disable the port? */
|
2010-12-10 02:29:00 +08:00
|
|
|
|
continue;
|
2010-10-27 07:47:13 +08:00
|
|
|
|
}
|
|
|
|
|
xhci->port_array[i] = major_revision;
|
|
|
|
|
if (major_revision == 0x03)
|
|
|
|
|
xhci->num_usb3_ports++;
|
|
|
|
|
else
|
|
|
|
|
xhci->num_usb2_ports++;
|
|
|
|
|
}
|
|
|
|
|
/* FIXME: Should we disable ports not in the Extended Capabilities? */
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
/*
|
|
|
|
|
* Scan the Extended Capabilities for the "Supported Protocol Capabilities" that
|
|
|
|
|
* specify what speeds each port is supposed to be. We can't count on the port
|
|
|
|
|
* speed bits in the PORTSC register being correct until a device is connected,
|
|
|
|
|
* but we need to set up the two fake roothubs with the correct number of USB
|
|
|
|
|
* 3.0 and USB 2.0 ports at host controller initialization time.
|
|
|
|
|
*/
|
|
|
|
|
static int xhci_setup_port_arrays(struct xhci_hcd *xhci, gfp_t flags)
|
|
|
|
|
{
|
2011-03-29 10:40:46 +08:00
|
|
|
|
__le32 __iomem *addr;
|
2010-10-27 07:47:13 +08:00
|
|
|
|
u32 offset;
|
|
|
|
|
unsigned int num_ports;
|
|
|
|
|
int i, port_index;
|
|
|
|
|
|
|
|
|
|
addr = &xhci->cap_regs->hcc_params;
|
|
|
|
|
offset = XHCI_HCC_EXT_CAPS(xhci_readl(xhci, addr));
|
|
|
|
|
if (offset == 0) {
|
|
|
|
|
xhci_err(xhci, "No Extended Capability registers, "
|
|
|
|
|
"unable to set up roothub.\n");
|
|
|
|
|
return -ENODEV;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
num_ports = HCS_MAX_PORTS(xhci->hcs_params1);
|
|
|
|
|
xhci->port_array = kzalloc(sizeof(*xhci->port_array)*num_ports, flags);
|
|
|
|
|
if (!xhci->port_array)
|
|
|
|
|
return -ENOMEM;
|
|
|
|
|
|
|
|
|
|
/*
|
|
|
|
|
* For whatever reason, the first capability offset is from the
|
|
|
|
|
* capability register base, not from the HCCPARAMS register.
|
|
|
|
|
* See section 5.3.6 for offset calculation.
|
|
|
|
|
*/
|
|
|
|
|
addr = &xhci->cap_regs->hc_capbase + offset;
|
|
|
|
|
while (1) {
|
|
|
|
|
u32 cap_id;
|
|
|
|
|
|
|
|
|
|
cap_id = xhci_readl(xhci, addr);
|
|
|
|
|
if (XHCI_EXT_CAPS_ID(cap_id) == XHCI_EXT_CAPS_PROTOCOL)
|
|
|
|
|
xhci_add_in_port(xhci, num_ports, addr,
|
|
|
|
|
(u8) XHCI_EXT_PORT_MAJOR(cap_id));
|
|
|
|
|
offset = XHCI_EXT_CAPS_NEXT(cap_id);
|
|
|
|
|
if (!offset || (xhci->num_usb2_ports + xhci->num_usb3_ports)
|
|
|
|
|
== num_ports)
|
|
|
|
|
break;
|
|
|
|
|
/*
|
|
|
|
|
* Once you're into the Extended Capabilities, the offset is
|
|
|
|
|
* always relative to the register holding the offset.
|
|
|
|
|
*/
|
|
|
|
|
addr += offset;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
if (xhci->num_usb2_ports == 0 && xhci->num_usb3_ports == 0) {
|
|
|
|
|
xhci_warn(xhci, "No ports on the roothubs?\n");
|
|
|
|
|
return -ENODEV;
|
|
|
|
|
}
|
|
|
|
|
xhci_dbg(xhci, "Found %u USB 2.0 ports and %u USB 3.0 ports.\n",
|
|
|
|
|
xhci->num_usb2_ports, xhci->num_usb3_ports);
|
2010-11-24 02:42:22 +08:00
|
|
|
|
|
|
|
|
|
/* Place limits on the number of roothub ports so that the hub
|
|
|
|
|
* descriptors aren't longer than the USB core will allocate.
|
|
|
|
|
*/
|
|
|
|
|
if (xhci->num_usb3_ports > 15) {
|
|
|
|
|
xhci_dbg(xhci, "Limiting USB 3.0 roothub ports to 15.\n");
|
|
|
|
|
xhci->num_usb3_ports = 15;
|
|
|
|
|
}
|
|
|
|
|
if (xhci->num_usb2_ports > USB_MAXCHILDREN) {
|
|
|
|
|
xhci_dbg(xhci, "Limiting USB 2.0 roothub ports to %u.\n",
|
|
|
|
|
USB_MAXCHILDREN);
|
|
|
|
|
xhci->num_usb2_ports = USB_MAXCHILDREN;
|
|
|
|
|
}
|
|
|
|
|
|
2010-10-27 07:47:13 +08:00
|
|
|
|
/*
|
|
|
|
|
* Note we could have all USB 3.0 ports, or all USB 2.0 ports.
|
|
|
|
|
* Not sure how the USB core will handle a hub with no ports...
|
|
|
|
|
*/
|
|
|
|
|
if (xhci->num_usb2_ports) {
|
|
|
|
|
xhci->usb2_ports = kmalloc(sizeof(*xhci->usb2_ports)*
|
|
|
|
|
xhci->num_usb2_ports, flags);
|
|
|
|
|
if (!xhci->usb2_ports)
|
|
|
|
|
return -ENOMEM;
|
|
|
|
|
|
|
|
|
|
port_index = 0;
|
2010-12-10 02:29:00 +08:00
|
|
|
|
for (i = 0; i < num_ports; i++) {
|
|
|
|
|
if (xhci->port_array[i] == 0x03 ||
|
|
|
|
|
xhci->port_array[i] == 0 ||
|
2011-03-18 03:39:49 +08:00
|
|
|
|
xhci->port_array[i] == DUPLICATE_ENTRY)
|
2010-12-10 02:29:00 +08:00
|
|
|
|
continue;
|
|
|
|
|
|
|
|
|
|
xhci->usb2_ports[port_index] =
|
|
|
|
|
&xhci->op_regs->port_status_base +
|
|
|
|
|
NUM_PORT_REGS*i;
|
|
|
|
|
xhci_dbg(xhci, "USB 2.0 port at index %u, "
|
|
|
|
|
"addr = %p\n", i,
|
|
|
|
|
xhci->usb2_ports[port_index]);
|
|
|
|
|
port_index++;
|
2010-11-24 02:42:22 +08:00
|
|
|
|
if (port_index == xhci->num_usb2_ports)
|
|
|
|
|
break;
|
2010-12-10 02:29:00 +08:00
|
|
|
|
}
|
2010-10-27 07:47:13 +08:00
|
|
|
|
}
|
|
|
|
|
if (xhci->num_usb3_ports) {
|
|
|
|
|
xhci->usb3_ports = kmalloc(sizeof(*xhci->usb3_ports)*
|
|
|
|
|
xhci->num_usb3_ports, flags);
|
|
|
|
|
if (!xhci->usb3_ports)
|
|
|
|
|
return -ENOMEM;
|
|
|
|
|
|
|
|
|
|
port_index = 0;
|
|
|
|
|
for (i = 0; i < num_ports; i++)
|
|
|
|
|
if (xhci->port_array[i] == 0x03) {
|
|
|
|
|
xhci->usb3_ports[port_index] =
|
|
|
|
|
&xhci->op_regs->port_status_base +
|
|
|
|
|
NUM_PORT_REGS*i;
|
|
|
|
|
xhci_dbg(xhci, "USB 3.0 port at index %u, "
|
|
|
|
|
"addr = %p\n", i,
|
|
|
|
|
xhci->usb3_ports[port_index]);
|
|
|
|
|
port_index++;
|
2010-11-24 02:42:22 +08:00
|
|
|
|
if (port_index == xhci->num_usb3_ports)
|
|
|
|
|
break;
|
2010-10-27 07:47:13 +08:00
|
|
|
|
}
|
|
|
|
|
}
|
|
|
|
|
return 0;
|
|
|
|
|
}
|
2009-11-10 05:35:23 +08:00
|
|
|
|
|
2009-04-28 10:52:28 +08:00
|
|
|
|
int xhci_mem_init(struct xhci_hcd *xhci, gfp_t flags)
|
|
|
|
|
{
|
2009-04-28 10:52:34 +08:00
|
|
|
|
dma_addr_t dma;
|
|
|
|
|
struct device *dev = xhci_to_hcd(xhci)->self.controller;
|
2009-04-28 10:52:28 +08:00
|
|
|
|
unsigned int val, val2;
|
2009-07-28 03:03:31 +08:00
|
|
|
|
u64 val_64;
|
2009-04-28 10:52:34 +08:00
|
|
|
|
struct xhci_segment *seg;
|
2009-04-28 10:52:28 +08:00
|
|
|
|
u32 page_size;
|
|
|
|
|
int i;
|
|
|
|
|
|
|
|
|
|
page_size = xhci_readl(xhci, &xhci->op_regs->page_size);
|
|
|
|
|
xhci_dbg(xhci, "Supported page size register = 0x%x\n", page_size);
|
|
|
|
|
for (i = 0; i < 16; i++) {
|
|
|
|
|
if ((0x1 & page_size) != 0)
|
|
|
|
|
break;
|
|
|
|
|
page_size = page_size >> 1;
|
|
|
|
|
}
|
|
|
|
|
if (i < 16)
|
|
|
|
|
xhci_dbg(xhci, "Supported page size of %iK\n", (1 << (i+12)) / 1024);
|
|
|
|
|
else
|
|
|
|
|
xhci_warn(xhci, "WARN: no supported page size\n");
|
|
|
|
|
/* Use 4K pages, since that's common and the minimum the HC supports */
|
|
|
|
|
xhci->page_shift = 12;
|
|
|
|
|
xhci->page_size = 1 << xhci->page_shift;
|
|
|
|
|
xhci_dbg(xhci, "HCD page size set to %iK\n", xhci->page_size / 1024);
|
|
|
|
|
|
|
|
|
|
/*
|
|
|
|
|
* Program the Number of Device Slots Enabled field in the CONFIG
|
|
|
|
|
* register with the max value of slots the HC can handle.
|
|
|
|
|
*/
|
|
|
|
|
val = HCS_MAX_SLOTS(xhci_readl(xhci, &xhci->cap_regs->hcs_params1));
|
|
|
|
|
xhci_dbg(xhci, "// xHC can handle at most %d device slots.\n",
|
|
|
|
|
(unsigned int) val);
|
|
|
|
|
val2 = xhci_readl(xhci, &xhci->op_regs->config_reg);
|
|
|
|
|
val |= (val2 & ~HCS_SLOTS_MASK);
|
|
|
|
|
xhci_dbg(xhci, "// Setting Max device slots reg = 0x%x.\n",
|
|
|
|
|
(unsigned int) val);
|
|
|
|
|
xhci_writel(xhci, val, &xhci->op_regs->config_reg);
|
|
|
|
|
|
2009-04-28 10:53:42 +08:00
|
|
|
|
/*
|
|
|
|
|
* Section 5.4.8 - doorbell array must be
|
|
|
|
|
* "physically contiguous and 64-byte (cache line) aligned".
|
|
|
|
|
*/
|
|
|
|
|
xhci->dcbaa = pci_alloc_consistent(to_pci_dev(dev),
|
|
|
|
|
sizeof(*xhci->dcbaa), &dma);
|
|
|
|
|
if (!xhci->dcbaa)
|
|
|
|
|
goto fail;
|
|
|
|
|
memset(xhci->dcbaa, 0, sizeof *(xhci->dcbaa));
|
|
|
|
|
xhci->dcbaa->dma = dma;
|
2009-04-30 10:14:08 +08:00
|
|
|
|
xhci_dbg(xhci, "// Device context base array address = 0x%llx (DMA), %p (virt)\n",
|
|
|
|
|
(unsigned long long)xhci->dcbaa->dma, xhci->dcbaa);
|
2009-07-28 03:03:31 +08:00
|
|
|
|
xhci_write_64(xhci, dma, &xhci->op_regs->dcbaa_ptr);
|
2009-04-28 10:53:42 +08:00
|
|
|
|
|
2009-04-28 10:52:34 +08:00
|
|
|
|
/*
|
|
|
|
|
* Initialize the ring segment pool. The ring must be a contiguous
|
|
|
|
|
* structure comprised of TRBs. The TRBs must be 16 byte aligned,
|
|
|
|
|
* however, the command ring segment needs 64-byte aligned segments,
|
|
|
|
|
* so we pick the greater alignment need.
|
|
|
|
|
*/
|
|
|
|
|
xhci->segment_pool = dma_pool_create("xHCI ring segments", dev,
|
|
|
|
|
SEGMENT_SIZE, 64, xhci->page_size);
|
2009-07-28 03:05:15 +08:00
|
|
|
|
|
2009-04-28 10:57:38 +08:00
|
|
|
|
/* See Table 46 and Note on Figure 55 */
|
|
|
|
|
xhci->device_pool = dma_pool_create("xHCI input/output contexts", dev,
|
2009-07-28 03:05:15 +08:00
|
|
|
|
2112, 64, xhci->page_size);
|
2009-04-28 10:57:38 +08:00
|
|
|
|
if (!xhci->segment_pool || !xhci->device_pool)
|
2009-04-28 10:52:34 +08:00
|
|
|
|
goto fail;
|
|
|
|
|
|
USB: xhci: Add memory allocation for USB3 bulk streams.
Add support for allocating streams for USB 3.0 bulk endpoints. See
Documentation/usb/bulk-streams.txt for more information about how and why
you would use streams.
When an endpoint has streams enabled, instead of having one ring where all
transfers are enqueued to the hardware, it has several rings. The ring
dequeue pointer in the endpoint context is changed to point to a "Stream
Context Array". This is basically an array of pointers to transfer rings,
one for each stream ID that the driver wants to use.
The Stream Context Array size must be a power of two, and host controllers
can place a limit on the size of the array (4 to 2^16 entries). These
two facts make calculating the size of the Stream Context Array and the
number of entries actually used by the driver a bit tricky.
Besides the Stream Context Array and rings for all the stream IDs, we need
one more data structure. The xHCI hardware will not tell us which stream
ID a transfer event was for, but it will give us the slot ID, endpoint
index, and physical address for the TRB that caused the event. For every
endpoint on a device, add a radix tree to map physical TRB addresses to
virtual segments within a stream ring.
Keep track of whether an endpoint is transitioning to using streams, and
don't enqueue any URBs while that's taking place. Refuse to transition an
endpoint to streams if there are already URBs enqueued for that endpoint.
We need to make sure that freeing streams does not fail, since a driver's
disconnect() function may attempt to do this, and it cannot fail.
Pre-allocate the command structure used to issue the Configure Endpoint
command, and reserve space on the command ring for each stream endpoint.
This may be a bit overkill, but it is permissible for the driver to
allocate all streams in one call and free them in multiple calls. (It is
not advised, however, since it is a waste of resources and time.)
Even with the memory and ring room pre-allocated, freeing streams can
still fail because the xHC rejects the configure endpoint command. It is
valid (by the xHCI 0.96 spec) to return a "Bandwidth Error" or a "Resource
Error" for a configure endpoint command. We should never see a Bandwidth
Error, since bulk endpoints do not effect the reserved bandwidth. The
host controller can still return a Resource Error, but it's improbable
since the xHC would be going from a more resource-intensive configuration
(streams) to a less resource-intensive configuration (no streams).
If the xHC returns a Resource Error, the endpoint will be stuck with
streams and will be unusable for drivers. It's an unavoidable consequence
of broken host controller hardware.
Includes bug fixes from the original patch, contributed by
John Youn <John.Youn@synopsys.com> and Andy Green <AGreen@PLXTech.com>
Signed-off-by: Sarah Sharp <sarah.a.sharp@linux.intel.com>
Signed-off-by: Greg Kroah-Hartman <gregkh@suse.de>
2010-04-03 06:34:16 +08:00
|
|
|
|
/* Linear stream context arrays don't have any boundary restrictions,
|
|
|
|
|
* and only need to be 16-byte aligned.
|
|
|
|
|
*/
|
|
|
|
|
xhci->small_streams_pool =
|
|
|
|
|
dma_pool_create("xHCI 256 byte stream ctx arrays",
|
|
|
|
|
dev, SMALL_STREAM_ARRAY_SIZE, 16, 0);
|
|
|
|
|
xhci->medium_streams_pool =
|
|
|
|
|
dma_pool_create("xHCI 1KB stream ctx arrays",
|
|
|
|
|
dev, MEDIUM_STREAM_ARRAY_SIZE, 16, 0);
|
|
|
|
|
/* Any stream context array bigger than MEDIUM_STREAM_ARRAY_SIZE
|
|
|
|
|
* will be allocated with pci_alloc_consistent()
|
|
|
|
|
*/
|
|
|
|
|
|
|
|
|
|
if (!xhci->small_streams_pool || !xhci->medium_streams_pool)
|
|
|
|
|
goto fail;
|
|
|
|
|
|
2009-04-28 10:52:34 +08:00
|
|
|
|
/* Set up the command ring to have one segments for now. */
|
|
|
|
|
xhci->cmd_ring = xhci_ring_alloc(xhci, 1, true, flags);
|
|
|
|
|
if (!xhci->cmd_ring)
|
|
|
|
|
goto fail;
|
2009-04-30 10:14:08 +08:00
|
|
|
|
xhci_dbg(xhci, "Allocated command ring at %p\n", xhci->cmd_ring);
|
|
|
|
|
xhci_dbg(xhci, "First segment DMA is 0x%llx\n",
|
|
|
|
|
(unsigned long long)xhci->cmd_ring->first_seg->dma);
|
2009-04-28 10:52:34 +08:00
|
|
|
|
|
|
|
|
|
/* Set the address in the Command Ring Control register */
|
2009-07-28 03:03:31 +08:00
|
|
|
|
val_64 = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
|
|
|
|
|
val_64 = (val_64 & (u64) CMD_RING_RSVD_BITS) |
|
|
|
|
|
(xhci->cmd_ring->first_seg->dma & (u64) ~CMD_RING_RSVD_BITS) |
|
2009-04-28 10:52:34 +08:00
|
|
|
|
xhci->cmd_ring->cycle_state;
|
2009-07-28 03:03:31 +08:00
|
|
|
|
xhci_dbg(xhci, "// Setting command ring address to 0x%x\n", val);
|
|
|
|
|
xhci_write_64(xhci, val_64, &xhci->op_regs->cmd_ring);
|
2009-04-28 10:52:34 +08:00
|
|
|
|
xhci_dbg_cmd_ptrs(xhci);
|
|
|
|
|
|
|
|
|
|
val = xhci_readl(xhci, &xhci->cap_regs->db_off);
|
|
|
|
|
val &= DBOFF_MASK;
|
|
|
|
|
xhci_dbg(xhci, "// Doorbell array is located at offset 0x%x"
|
|
|
|
|
" from cap regs base addr\n", val);
|
2011-02-09 08:29:34 +08:00
|
|
|
|
xhci->dba = (void __iomem *) xhci->cap_regs + val;
|
2009-04-28 10:52:34 +08:00
|
|
|
|
xhci_dbg_regs(xhci);
|
|
|
|
|
xhci_print_run_regs(xhci);
|
|
|
|
|
/* Set ir_set to interrupt register set 0 */
|
2011-02-09 08:29:34 +08:00
|
|
|
|
xhci->ir_set = &xhci->run_regs->ir_set[0];
|
2009-04-28 10:52:34 +08:00
|
|
|
|
|
|
|
|
|
/*
|
|
|
|
|
* Event ring setup: Allocate a normal ring, but also setup
|
|
|
|
|
* the event ring segment table (ERST). Section 4.9.3.
|
|
|
|
|
*/
|
|
|
|
|
xhci_dbg(xhci, "// Allocating event ring\n");
|
|
|
|
|
xhci->event_ring = xhci_ring_alloc(xhci, ERST_NUM_SEGS, false, flags);
|
|
|
|
|
if (!xhci->event_ring)
|
|
|
|
|
goto fail;
|
2009-11-10 05:35:23 +08:00
|
|
|
|
if (xhci_check_trb_in_td_math(xhci, flags) < 0)
|
|
|
|
|
goto fail;
|
2009-04-28 10:52:34 +08:00
|
|
|
|
|
|
|
|
|
xhci->erst.entries = pci_alloc_consistent(to_pci_dev(dev),
|
|
|
|
|
sizeof(struct xhci_erst_entry)*ERST_NUM_SEGS, &dma);
|
|
|
|
|
if (!xhci->erst.entries)
|
|
|
|
|
goto fail;
|
2009-04-30 10:14:08 +08:00
|
|
|
|
xhci_dbg(xhci, "// Allocated event ring segment table at 0x%llx\n",
|
|
|
|
|
(unsigned long long)dma);
|
2009-04-28 10:52:34 +08:00
|
|
|
|
|
|
|
|
|
memset(xhci->erst.entries, 0, sizeof(struct xhci_erst_entry)*ERST_NUM_SEGS);
|
|
|
|
|
xhci->erst.num_entries = ERST_NUM_SEGS;
|
|
|
|
|
xhci->erst.erst_dma_addr = dma;
|
2009-04-30 10:14:08 +08:00
|
|
|
|
xhci_dbg(xhci, "Set ERST to 0; private num segs = %i, virt addr = %p, dma addr = 0x%llx\n",
|
2009-04-28 10:52:34 +08:00
|
|
|
|
xhci->erst.num_entries,
|
2009-04-30 10:14:08 +08:00
|
|
|
|
xhci->erst.entries,
|
|
|
|
|
(unsigned long long)xhci->erst.erst_dma_addr);
|
2009-04-28 10:52:34 +08:00
|
|
|
|
|
|
|
|
|
/* set ring base address and size for each segment table entry */
|
|
|
|
|
for (val = 0, seg = xhci->event_ring->first_seg; val < ERST_NUM_SEGS; val++) {
|
|
|
|
|
struct xhci_erst_entry *entry = &xhci->erst.entries[val];
|
2011-03-29 10:40:46 +08:00
|
|
|
|
entry->seg_addr = cpu_to_le64(seg->dma);
|
|
|
|
|
entry->seg_size = cpu_to_le32(TRBS_PER_SEGMENT);
|
2009-04-28 10:52:34 +08:00
|
|
|
|
entry->rsvd = 0;
|
|
|
|
|
seg = seg->next;
|
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
/* set ERST count with the number of entries in the segment table */
|
|
|
|
|
val = xhci_readl(xhci, &xhci->ir_set->erst_size);
|
|
|
|
|
val &= ERST_SIZE_MASK;
|
|
|
|
|
val |= ERST_NUM_SEGS;
|
|
|
|
|
xhci_dbg(xhci, "// Write ERST size = %i to ir_set 0 (some bits preserved)\n",
|
|
|
|
|
val);
|
|
|
|
|
xhci_writel(xhci, val, &xhci->ir_set->erst_size);
|
|
|
|
|
|
|
|
|
|
xhci_dbg(xhci, "// Set ERST entries to point to event ring.\n");
|
|
|
|
|
/* set the segment table base address */
|
2009-04-30 10:14:08 +08:00
|
|
|
|
xhci_dbg(xhci, "// Set ERST base address for ir_set 0 = 0x%llx\n",
|
|
|
|
|
(unsigned long long)xhci->erst.erst_dma_addr);
|
2009-07-28 03:03:31 +08:00
|
|
|
|
val_64 = xhci_read_64(xhci, &xhci->ir_set->erst_base);
|
|
|
|
|
val_64 &= ERST_PTR_MASK;
|
|
|
|
|
val_64 |= (xhci->erst.erst_dma_addr & (u64) ~ERST_PTR_MASK);
|
|
|
|
|
xhci_write_64(xhci, val_64, &xhci->ir_set->erst_base);
|
2009-04-28 10:52:34 +08:00
|
|
|
|
|
|
|
|
|
/* Set the event ring dequeue address */
|
2009-04-30 10:05:20 +08:00
|
|
|
|
xhci_set_hc_event_deq(xhci);
|
2009-04-28 10:52:34 +08:00
|
|
|
|
xhci_dbg(xhci, "Wrote ERST address to ir_set 0.\n");
|
2011-02-09 08:29:33 +08:00
|
|
|
|
xhci_print_ir_set(xhci, 0);
|
2009-04-28 10:52:34 +08:00
|
|
|
|
|
|
|
|
|
/*
|
|
|
|
|
* XXX: Might need to set the Interrupter Moderation Register to
|
|
|
|
|
* something other than the default (~1ms minimum between interrupts).
|
|
|
|
|
* See section 5.5.1.2.
|
|
|
|
|
*/
|
2009-04-28 10:57:38 +08:00
|
|
|
|
init_completion(&xhci->addr_dev);
|
|
|
|
|
for (i = 0; i < MAX_HC_SLOTS; ++i)
|
2010-04-19 23:53:50 +08:00
|
|
|
|
xhci->devs[i] = NULL;
|
xhci: Register second xHCI roothub.
This patch changes the xHCI driver to allocate two roothubs. This touches
the driver initialization and shutdown paths, roothub emulation code, and
port status change event handlers. This is a rather large patch, but it
can't be broken up, or it would break git-bisect.
Make the xHCI driver register its own PCI probe function. This will call
the USB core to create the USB 2.0 roothub, and then create the USB 3.0
roothub. This gets the code for registering a shared roothub out of the
USB core, and allows other HCDs later to decide if and how many shared
roothubs they want to allocate.
Make sure the xHCI's reset method marks the xHCI host controller's primary
roothub as the USB 2.0 roothub. This ensures that the high speed bus will
be processed first when the PCI device is resumed, and any USB 3.0 devices
that have migrated over to high speed will migrate back after being reset.
This ensures that USB persist works with these odd devices.
The reset method will also mark the xHCI USB2 roothub as having an
integrated TT. Like EHCI host controllers with a "rate matching hub" the
xHCI USB 2.0 roothub doesn't have an OHCI or UHCI companion controller.
It doesn't really have a TT, but we'll lie and say it has an integrated
TT. We need to do this because the USB core will reject LS/FS devices
under a HS hub without a TT.
Other details:
-------------
The roothub emulation code is changed to return the correct number of
ports for the two roothubs. For the USB 3.0 roothub, it only reports the
USB 3.0 ports. For the USB 2.0 roothub, it reports all the LS/FS/HS
ports. The code to disable a port now checks the speed of the roothub,
and refuses to disable SuperSpeed ports under the USB 3.0 roothub.
The code for initializing a new device context must be changed to set the
proper roothub port number. Since we've split the xHCI host into two
roothubs, we can't just use the port number in the ancestor hub. Instead,
we loop through the array of hardware port status register speeds and find
the Nth port with a similar speed.
The port status change event handler is updated to figure out whether the
port that reported the change is a USB 3.0 port, or a non-SuperSpeed port.
Once it figures out the port speed, it kicks the proper roothub.
The function to find a slot ID based on the port index is updated to take
into account that the two roothubs will have over-lapping port indexes.
It checks that the virtual device with a matching port index is the same
speed as the passed in roothub.
There's also changes to the driver initialization and shutdown paths:
1. Make sure that the xhci_hcd pointer is shared across the two
usb_hcd structures. The xhci_hcd pointer is allocated and the
registers are mapped in when xhci_pci_setup() is called with the
primary HCD. When xhci_pci_setup() is called with the non-primary
HCD, the xhci_hcd pointer is stored.
2. Make sure to set the sg_tablesize for both usb_hcd structures. Set
the PCI DMA mask for the non-primary HCD to allow for 64-bit or 32-bit
DMA. (The PCI DMA mask is set from the primary HCD further down in
the xhci_pci_setup() function.)
3. Ensure that the host controller doesn't start kicking khubd in
response to port status changes before both usb_hcd structures are
registered. xhci_run() only starts the xHC running once it has been
called with the non-primary roothub. Similarly, the xhci_stop()
function only halts the host controller when it is called with the
non-primary HCD. Then on the second call, it resets and cleans up the
MSI-X irqs.
Signed-off-by: Sarah Sharp <sarah.a.sharp@linux.intel.com>
2010-12-17 03:21:10 +08:00
|
|
|
|
for (i = 0; i < USB_MAXCHILDREN; ++i) {
|
2010-12-16 04:47:14 +08:00
|
|
|
|
xhci->bus_state[0].resume_done[i] = 0;
|
xhci: Register second xHCI roothub.
This patch changes the xHCI driver to allocate two roothubs. This touches
the driver initialization and shutdown paths, roothub emulation code, and
port status change event handlers. This is a rather large patch, but it
can't be broken up, or it would break git-bisect.
Make the xHCI driver register its own PCI probe function. This will call
the USB core to create the USB 2.0 roothub, and then create the USB 3.0
roothub. This gets the code for registering a shared roothub out of the
USB core, and allows other HCDs later to decide if and how many shared
roothubs they want to allocate.
Make sure the xHCI's reset method marks the xHCI host controller's primary
roothub as the USB 2.0 roothub. This ensures that the high speed bus will
be processed first when the PCI device is resumed, and any USB 3.0 devices
that have migrated over to high speed will migrate back after being reset.
This ensures that USB persist works with these odd devices.
The reset method will also mark the xHCI USB2 roothub as having an
integrated TT. Like EHCI host controllers with a "rate matching hub" the
xHCI USB 2.0 roothub doesn't have an OHCI or UHCI companion controller.
It doesn't really have a TT, but we'll lie and say it has an integrated
TT. We need to do this because the USB core will reject LS/FS devices
under a HS hub without a TT.
Other details:
-------------
The roothub emulation code is changed to return the correct number of
ports for the two roothubs. For the USB 3.0 roothub, it only reports the
USB 3.0 ports. For the USB 2.0 roothub, it reports all the LS/FS/HS
ports. The code to disable a port now checks the speed of the roothub,
and refuses to disable SuperSpeed ports under the USB 3.0 roothub.
The code for initializing a new device context must be changed to set the
proper roothub port number. Since we've split the xHCI host into two
roothubs, we can't just use the port number in the ancestor hub. Instead,
we loop through the array of hardware port status register speeds and find
the Nth port with a similar speed.
The port status change event handler is updated to figure out whether the
port that reported the change is a USB 3.0 port, or a non-SuperSpeed port.
Once it figures out the port speed, it kicks the proper roothub.
The function to find a slot ID based on the port index is updated to take
into account that the two roothubs will have over-lapping port indexes.
It checks that the virtual device with a matching port index is the same
speed as the passed in roothub.
There's also changes to the driver initialization and shutdown paths:
1. Make sure that the xhci_hcd pointer is shared across the two
usb_hcd structures. The xhci_hcd pointer is allocated and the
registers are mapped in when xhci_pci_setup() is called with the
primary HCD. When xhci_pci_setup() is called with the non-primary
HCD, the xhci_hcd pointer is stored.
2. Make sure to set the sg_tablesize for both usb_hcd structures. Set
the PCI DMA mask for the non-primary HCD to allow for 64-bit or 32-bit
DMA. (The PCI DMA mask is set from the primary HCD further down in
the xhci_pci_setup() function.)
3. Ensure that the host controller doesn't start kicking khubd in
response to port status changes before both usb_hcd structures are
registered. xhci_run() only starts the xHC running once it has been
called with the non-primary roothub. Similarly, the xhci_stop()
function only halts the host controller when it is called with the
non-primary HCD. Then on the second call, it resets and cleans up the
MSI-X irqs.
Signed-off-by: Sarah Sharp <sarah.a.sharp@linux.intel.com>
2010-12-17 03:21:10 +08:00
|
|
|
|
xhci->bus_state[1].resume_done[i] = 0;
|
|
|
|
|
}
|
2009-04-28 10:52:28 +08:00
|
|
|
|
|
2009-07-28 03:05:03 +08:00
|
|
|
|
if (scratchpad_alloc(xhci, flags))
|
|
|
|
|
goto fail;
|
2010-10-27 07:47:13 +08:00
|
|
|
|
if (xhci_setup_port_arrays(xhci, flags))
|
|
|
|
|
goto fail;
|
2009-07-28 03:05:03 +08:00
|
|
|
|
|
2009-04-28 10:52:28 +08:00
|
|
|
|
return 0;
|
2009-07-28 03:05:03 +08:00
|
|
|
|
|
2009-04-28 10:52:28 +08:00
|
|
|
|
fail:
|
|
|
|
|
xhci_warn(xhci, "Couldn't initialize memory\n");
|
|
|
|
|
xhci_mem_cleanup(xhci);
|
|
|
|
|
return -ENOMEM;
|
|
|
|
|
}
|