2018-05-16 16:50:40 +08:00
|
|
|
// SPDX-License-Identifier: (GPL-2.0 OR BSD-3-Clause)
|
2016-06-07 14:16:17 +08:00
|
|
|
/*
|
|
|
|
* Copyright (c) 2016 AmLogic, Inc.
|
|
|
|
* Author: Michael Turquette <mturquette@baylibre.com>
|
|
|
|
*/
|
|
|
|
|
|
|
|
/*
|
|
|
|
* MultiPhase Locked Loops are outputs from a PLL with additional frequency
|
|
|
|
* scaling capabilities. MPLL rates are calculated as:
|
|
|
|
*
|
|
|
|
* f(N2_integer, SDM_IN ) = 2.0G/(N2_integer + SDM_IN/16384)
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <linux/clk-provider.h>
|
clk: meson: rework and clean drivers dependencies
Initially, the meson clock directory only hosted 2 controllers drivers,
for meson8 and gxbb. At the time, both used the same set of clock drivers
so managing the dependencies was not a big concern.
Since this ancient time, entropy did its job, controllers with different
requirement and specific clock drivers have been added. Unfortunately, we
did not do a great job at managing the dependencies between the
controllers and the different clock drivers. Some drivers, such as
clk-phase or vid-pll-div, are compiled even if they are useless on the
target (meson8). As we are adding new controllers, we need to be able to
pick a driver w/o pulling the whole thing.
The patch aims to clean things up by:
* providing a dedicated CONFIG_ for each clock drivers
* allowing clock drivers to be compiled as a modules, if possible
* stating explicitly which drivers are required by each controller.
Signed-off-by: Jerome Brunet <jbrunet@baylibre.com>
Signed-off-by: Neil Armstrong <narmstrong@baylibre.com>
Link: https://lkml.kernel.org/r/20190201125841.26785-5-jbrunet@baylibre.com
2019-02-01 20:58:41 +08:00
|
|
|
#include <linux/module.h>
|
|
|
|
#include <linux/spinlock.h>
|
|
|
|
|
|
|
|
#include "clk-regmap.h"
|
|
|
|
#include "clk-mpll.h"
|
2016-06-07 14:16:17 +08:00
|
|
|
|
2017-03-09 18:41:50 +08:00
|
|
|
#define SDM_DEN 16384
|
|
|
|
#define N2_MIN 4
|
2017-03-09 18:41:53 +08:00
|
|
|
#define N2_MAX 511
|
2016-06-07 14:16:17 +08:00
|
|
|
|
2018-02-12 22:58:40 +08:00
|
|
|
static inline struct meson_clk_mpll_data *
|
|
|
|
meson_clk_mpll_data(struct clk_regmap *clk)
|
|
|
|
{
|
|
|
|
return (struct meson_clk_mpll_data *)clk->data;
|
|
|
|
}
|
2016-06-07 14:16:17 +08:00
|
|
|
|
2017-04-01 21:02:24 +08:00
|
|
|
static long rate_from_params(unsigned long parent_rate,
|
2018-02-12 22:58:40 +08:00
|
|
|
unsigned int sdm,
|
|
|
|
unsigned int n2)
|
2017-03-09 18:41:50 +08:00
|
|
|
{
|
2017-04-01 21:02:24 +08:00
|
|
|
unsigned long divisor = (SDM_DEN * n2) + sdm;
|
|
|
|
|
|
|
|
if (n2 < N2_MIN)
|
|
|
|
return -EINVAL;
|
|
|
|
|
2017-04-01 21:02:25 +08:00
|
|
|
return DIV_ROUND_UP_ULL((u64)parent_rate * SDM_DEN, divisor);
|
2017-03-09 18:41:50 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
static void params_from_rate(unsigned long requested_rate,
|
|
|
|
unsigned long parent_rate,
|
2018-02-12 22:58:40 +08:00
|
|
|
unsigned int *sdm,
|
2018-05-16 00:36:51 +08:00
|
|
|
unsigned int *n2,
|
|
|
|
u8 flags)
|
2017-03-09 18:41:50 +08:00
|
|
|
{
|
|
|
|
uint64_t div = parent_rate;
|
2018-05-16 00:36:51 +08:00
|
|
|
uint64_t frac = do_div(div, requested_rate);
|
|
|
|
|
|
|
|
frac *= SDM_DEN;
|
|
|
|
|
|
|
|
if (flags & CLK_MESON_MPLL_ROUND_CLOSEST)
|
|
|
|
*sdm = DIV_ROUND_CLOSEST_ULL(frac, requested_rate);
|
|
|
|
else
|
|
|
|
*sdm = DIV_ROUND_UP_ULL(frac, requested_rate);
|
|
|
|
|
|
|
|
if (*sdm == SDM_DEN) {
|
|
|
|
*sdm = 0;
|
|
|
|
div += 1;
|
|
|
|
}
|
2017-03-09 18:41:50 +08:00
|
|
|
|
|
|
|
if (div < N2_MIN) {
|
|
|
|
*n2 = N2_MIN;
|
2017-04-01 21:02:24 +08:00
|
|
|
*sdm = 0;
|
2017-03-09 18:41:50 +08:00
|
|
|
} else if (div > N2_MAX) {
|
|
|
|
*n2 = N2_MAX;
|
2017-04-01 21:02:24 +08:00
|
|
|
*sdm = SDM_DEN - 1;
|
2017-03-09 18:41:50 +08:00
|
|
|
} else {
|
|
|
|
*n2 = div;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2016-06-07 14:16:17 +08:00
|
|
|
static unsigned long mpll_recalc_rate(struct clk_hw *hw,
|
|
|
|
unsigned long parent_rate)
|
|
|
|
{
|
2018-02-12 22:58:40 +08:00
|
|
|
struct clk_regmap *clk = to_clk_regmap(hw);
|
|
|
|
struct meson_clk_mpll_data *mpll = meson_clk_mpll_data(clk);
|
|
|
|
unsigned int sdm, n2;
|
2017-04-01 21:02:24 +08:00
|
|
|
long rate;
|
2016-06-07 14:16:17 +08:00
|
|
|
|
2018-02-12 22:58:40 +08:00
|
|
|
sdm = meson_parm_read(clk->map, &mpll->sdm);
|
|
|
|
n2 = meson_parm_read(clk->map, &mpll->n2);
|
2016-06-07 14:16:17 +08:00
|
|
|
|
2017-04-01 21:02:24 +08:00
|
|
|
rate = rate_from_params(parent_rate, sdm, n2);
|
2018-02-12 22:58:40 +08:00
|
|
|
return rate < 0 ? 0 : rate;
|
2017-03-09 18:41:50 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
static long mpll_round_rate(struct clk_hw *hw,
|
|
|
|
unsigned long rate,
|
|
|
|
unsigned long *parent_rate)
|
|
|
|
{
|
2018-05-16 00:36:51 +08:00
|
|
|
struct clk_regmap *clk = to_clk_regmap(hw);
|
|
|
|
struct meson_clk_mpll_data *mpll = meson_clk_mpll_data(clk);
|
2018-02-12 22:58:40 +08:00
|
|
|
unsigned int sdm, n2;
|
2017-03-09 18:41:50 +08:00
|
|
|
|
2018-05-16 00:36:51 +08:00
|
|
|
params_from_rate(rate, *parent_rate, &sdm, &n2, mpll->flags);
|
2017-03-09 18:41:50 +08:00
|
|
|
return rate_from_params(*parent_rate, sdm, n2);
|
|
|
|
}
|
|
|
|
|
|
|
|
static int mpll_set_rate(struct clk_hw *hw,
|
|
|
|
unsigned long rate,
|
|
|
|
unsigned long parent_rate)
|
|
|
|
{
|
2018-02-12 22:58:40 +08:00
|
|
|
struct clk_regmap *clk = to_clk_regmap(hw);
|
|
|
|
struct meson_clk_mpll_data *mpll = meson_clk_mpll_data(clk);
|
|
|
|
unsigned int sdm, n2;
|
2017-03-09 18:41:50 +08:00
|
|
|
unsigned long flags = 0;
|
|
|
|
|
2018-05-16 00:36:51 +08:00
|
|
|
params_from_rate(rate, parent_rate, &sdm, &n2, mpll->flags);
|
2017-03-09 18:41:50 +08:00
|
|
|
|
|
|
|
if (mpll->lock)
|
|
|
|
spin_lock_irqsave(mpll->lock, flags);
|
|
|
|
else
|
|
|
|
__acquire(mpll->lock);
|
|
|
|
|
2019-05-13 20:31:12 +08:00
|
|
|
/* Set the fractional part */
|
2018-02-12 22:58:40 +08:00
|
|
|
meson_parm_write(clk->map, &mpll->sdm, sdm);
|
2019-05-13 20:31:12 +08:00
|
|
|
|
|
|
|
/* Set the integer divider part */
|
|
|
|
meson_parm_write(clk->map, &mpll->n2, n2);
|
|
|
|
|
|
|
|
if (mpll->lock)
|
|
|
|
spin_unlock_irqrestore(mpll->lock, flags);
|
|
|
|
else
|
|
|
|
__release(mpll->lock);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2019-09-24 20:39:53 +08:00
|
|
|
static int mpll_init(struct clk_hw *hw)
|
2019-05-13 20:31:12 +08:00
|
|
|
{
|
|
|
|
struct clk_regmap *clk = to_clk_regmap(hw);
|
|
|
|
struct meson_clk_mpll_data *mpll = meson_clk_mpll_data(clk);
|
|
|
|
|
|
|
|
if (mpll->init_count)
|
|
|
|
regmap_multi_reg_write(clk->map, mpll->init_regs,
|
|
|
|
mpll->init_count);
|
|
|
|
|
|
|
|
/* Enable the fractional part */
|
2018-02-12 22:58:40 +08:00
|
|
|
meson_parm_write(clk->map, &mpll->sdm_en, 1);
|
2017-07-29 00:32:28 +08:00
|
|
|
|
2019-05-13 20:31:09 +08:00
|
|
|
/* Set spread spectrum if possible */
|
|
|
|
if (MESON_PARM_APPLICABLE(&mpll->ssen)) {
|
|
|
|
unsigned int ss =
|
|
|
|
mpll->flags & CLK_MESON_MPLL_SPREAD_SPECTRUM ? 1 : 0;
|
|
|
|
meson_parm_write(clk->map, &mpll->ssen, ss);
|
|
|
|
}
|
2017-03-09 18:41:50 +08:00
|
|
|
|
2018-02-12 22:58:40 +08:00
|
|
|
/* Set the magic misc bit if required */
|
|
|
|
if (MESON_PARM_APPLICABLE(&mpll->misc))
|
|
|
|
meson_parm_write(clk->map, &mpll->misc, 1);
|
2019-09-24 20:39:53 +08:00
|
|
|
|
|
|
|
return 0;
|
2017-03-09 18:41:50 +08:00
|
|
|
}
|
|
|
|
|
2016-06-07 14:16:17 +08:00
|
|
|
const struct clk_ops meson_clk_mpll_ro_ops = {
|
2017-03-09 18:41:50 +08:00
|
|
|
.recalc_rate = mpll_recalc_rate,
|
|
|
|
.round_rate = mpll_round_rate,
|
|
|
|
};
|
clk: meson: rework and clean drivers dependencies
Initially, the meson clock directory only hosted 2 controllers drivers,
for meson8 and gxbb. At the time, both used the same set of clock drivers
so managing the dependencies was not a big concern.
Since this ancient time, entropy did its job, controllers with different
requirement and specific clock drivers have been added. Unfortunately, we
did not do a great job at managing the dependencies between the
controllers and the different clock drivers. Some drivers, such as
clk-phase or vid-pll-div, are compiled even if they are useless on the
target (meson8). As we are adding new controllers, we need to be able to
pick a driver w/o pulling the whole thing.
The patch aims to clean things up by:
* providing a dedicated CONFIG_ for each clock drivers
* allowing clock drivers to be compiled as a modules, if possible
* stating explicitly which drivers are required by each controller.
Signed-off-by: Jerome Brunet <jbrunet@baylibre.com>
Signed-off-by: Neil Armstrong <narmstrong@baylibre.com>
Link: https://lkml.kernel.org/r/20190201125841.26785-5-jbrunet@baylibre.com
2019-02-01 20:58:41 +08:00
|
|
|
EXPORT_SYMBOL_GPL(meson_clk_mpll_ro_ops);
|
2017-03-09 18:41:50 +08:00
|
|
|
|
|
|
|
const struct clk_ops meson_clk_mpll_ops = {
|
|
|
|
.recalc_rate = mpll_recalc_rate,
|
|
|
|
.round_rate = mpll_round_rate,
|
|
|
|
.set_rate = mpll_set_rate,
|
2019-05-13 20:31:12 +08:00
|
|
|
.init = mpll_init,
|
2016-06-07 14:16:17 +08:00
|
|
|
};
|
clk: meson: rework and clean drivers dependencies
Initially, the meson clock directory only hosted 2 controllers drivers,
for meson8 and gxbb. At the time, both used the same set of clock drivers
so managing the dependencies was not a big concern.
Since this ancient time, entropy did its job, controllers with different
requirement and specific clock drivers have been added. Unfortunately, we
did not do a great job at managing the dependencies between the
controllers and the different clock drivers. Some drivers, such as
clk-phase or vid-pll-div, are compiled even if they are useless on the
target (meson8). As we are adding new controllers, we need to be able to
pick a driver w/o pulling the whole thing.
The patch aims to clean things up by:
* providing a dedicated CONFIG_ for each clock drivers
* allowing clock drivers to be compiled as a modules, if possible
* stating explicitly which drivers are required by each controller.
Signed-off-by: Jerome Brunet <jbrunet@baylibre.com>
Signed-off-by: Neil Armstrong <narmstrong@baylibre.com>
Link: https://lkml.kernel.org/r/20190201125841.26785-5-jbrunet@baylibre.com
2019-02-01 20:58:41 +08:00
|
|
|
EXPORT_SYMBOL_GPL(meson_clk_mpll_ops);
|
|
|
|
|
|
|
|
MODULE_DESCRIPTION("Amlogic MPLL driver");
|
|
|
|
MODULE_AUTHOR("Michael Turquette <mturquette@baylibre.com>");
|
|
|
|
MODULE_LICENSE("GPL v2");
|