2005-04-17 06:20:36 +08:00
|
|
|
/*
|
2008-08-05 23:14:15 +08:00
|
|
|
* arch/arm/mach-ixp4xx/include/mach/io.h
|
2005-04-17 06:20:36 +08:00
|
|
|
*
|
|
|
|
* Author: Deepak Saxena <dsaxena@plexity.net>
|
|
|
|
*
|
2005-07-07 06:06:05 +08:00
|
|
|
* Copyright (C) 2002-2005 MontaVista Software, Inc.
|
2005-04-17 06:20:36 +08:00
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License version 2 as
|
|
|
|
* published by the Free Software Foundation.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef __ASM_ARM_ARCH_IO_H
|
|
|
|
#define __ASM_ARM_ARCH_IO_H
|
|
|
|
|
2008-01-29 07:22:57 +08:00
|
|
|
#include <linux/bitops.h>
|
|
|
|
|
2008-08-05 23:14:15 +08:00
|
|
|
#include <mach/hardware.h>
|
2005-04-17 06:20:36 +08:00
|
|
|
|
IXP4xx: Fix IO_SPACE_LIMIT for 2.6.31-rc core PCI changes
2.6.31-rc kernels don't boot on my ixp4xx box (ds101), because the libata
driver doesn't find the PCI IDE controller any more. 2.6.30 was fine.
I traced this to a PCI update (1f82de10d6b1d845155363c895c552e61b36b51a)
in 2.6.30-git19. Diffing the kernel boot logs from 2.6.30-git18 and
2.6.30-git19 illustrates the breakage:
> --- dmesg-2.6.30-git18 2009-08-04 01:45:22.000000000 +0200
> +++ dmesg-2.6.30-git19 2009-08-04 01:45:46.000000000 +0200
> @@ -26,6 +26,13 @@
> pci 0000:00:02.2: PME# supported from D0 D1 D2 D3hot
> pci 0000:00:02.2: PME# disabled
> PCI: bus0: Fast back to back transfers disabled
> +pci 0000:00:01.0: BAR 0: can't allocate I/O resource [0x10000-0xffff]
> +pci 0000:00:01.0: BAR 1: can't allocate I/O resource [0x10000-0xffff]
> +pci 0000:00:01.0: BAR 2: can't allocate I/O resource [0x10000-0xffff]
> +pci 0000:00:01.0: BAR 3: can't allocate I/O resource [0x10000-0xffff]
> +pci 0000:00:01.0: BAR 4: can't allocate I/O resource [0x10000-0xffff]
> +pci 0000:00:02.0: BAR 4: can't allocate I/O resource [0x10000-0xffff]
> +pci 0000:00:02.1: BAR 4: can't allocate I/O resource [0x10000-0xffff]
> bio: create slab <bio-0> at 0
> SCSI subsystem initialized
> NET: Registered protocol family 2
> @@ -44,11 +51,7 @@
> console [ttyS0] enabled
> serial8250.0: ttyS1 at MMIO 0xc8001000 (irq = 13) is a XScale
> Driver 'sd' needs updating - please use bus_type methods
> -PCI: enabling device 0000:00:01.0 (0140 -> 0141)
> -scsi0 : pata_artop
> -scsi1 : pata_artop
> -ata1: PATA max UDMA/100 cmd 0x1050 ctl 0x1060 bmdma 0x1040 irq 28
> -ata2: PATA max UDMA/100 cmd 0x1058 ctl 0x1064 bmdma 0x1048 irq 28
> +pata_artop 0000:00:01.0: no available native port
> Using configured DiskOnChip probe address 0x50000000
> DiskOnChip found at 0x50000000
> NAND device: Manufacturer ID: 0x98, Chip ID: 0x73 (Toshiba NAND 16MiB 3,3V 8-bit)
The specific change in 1f82de10d6b1d845155363c895c552e61b36b51a responsible
for this failure turned out to be the following:
> --- a/drivers/pci/probe.c
> +++ b/drivers/pci/probe.c
> @@ -193,7 +193,7 @@ int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
> res->flags |= pci_calc_resource_flags(l) | IORESOURCE_SIZEALIGN;
> if (type == pci_bar_io) {
> l &= PCI_BASE_ADDRESS_IO_MASK;
> - mask = PCI_BASE_ADDRESS_IO_MASK & 0xffff;
> + mask = PCI_BASE_ADDRESS_IO_MASK & IO_SPACE_LIMIT;
> } else {
> l &= PCI_BASE_ADDRESS_MEM_MASK;
> mask = (u32)PCI_BASE_ADDRESS_MEM_MASK;
Every arch except arm's ixp4xx defines IO_SPACE_LIMIT as an all-bits-one
bitmask, typically -1UL but sometimes only a 16-bit 0x0000ffff. But ixp4xx
defines it as 0xffff0000, which is now causing the PCI failures.
Russell King noted that ixp4xx has 64KB PCI IO space, so IO_SPACE_LIMIT
should be 0x0000ffff. This patch makes that change, which fixes the PCI
failures on my ixp4xx box.
Signed-off-by: Mikael Pettersson <mikpe@it.uu.se>
Signed-off-by: Krzysztof Hałasa <khc@pm.waw.pl>
2009-08-10 03:21:57 +08:00
|
|
|
#define IO_SPACE_LIMIT 0x0000ffff
|
2005-04-17 06:20:36 +08:00
|
|
|
|
|
|
|
extern int (*ixp4xx_pci_read)(u32 addr, u32 cmd, u32* data);
|
|
|
|
extern int ixp4xx_pci_write(u32 addr, u32 cmd, u32 data);
|
|
|
|
|
|
|
|
|
|
|
|
/*
|
|
|
|
* IXP4xx provides two methods of accessing PCI memory space:
|
|
|
|
*
|
|
|
|
* 1) A direct mapped window from 0x48000000 to 0x4bffffff (64MB).
|
|
|
|
* To access PCI via this space, we simply ioremap() the BAR
|
|
|
|
* into the kernel and we can use the standard read[bwl]/write[bwl]
|
|
|
|
* macros. This is the preffered method due to speed but it
|
|
|
|
* limits the system to just 64MB of PCI memory. This can be
|
|
|
|
* problamatic if using video cards and other memory-heavy
|
|
|
|
* targets.
|
|
|
|
*
|
|
|
|
* 2) If > 64MB of memory space is required, the IXP4xx can be configured
|
|
|
|
* to use indirect registers to access PCI (as we do below for I/O
|
|
|
|
* transactions). This allows for up to 128MB (0x48000000 to 0x4fffffff)
|
2006-07-01 00:23:39 +08:00
|
|
|
* of memory on the bus. The disadvantage of this is that every
|
2005-04-17 06:20:36 +08:00
|
|
|
* PCI access requires three local register accesses plus a spinlock,
|
|
|
|
* but in some cases the performance hit is acceptable. In addition,
|
|
|
|
* you cannot mmap() PCI devices in this case.
|
|
|
|
*
|
|
|
|
*/
|
|
|
|
#ifndef CONFIG_IXP4XX_INDIRECT_PCI
|
|
|
|
|
|
|
|
#define __mem_pci(a) (a)
|
|
|
|
|
|
|
|
#else
|
|
|
|
|
|
|
|
/*
|
|
|
|
* In the case of using indirect PCI, we simply return the actual PCI
|
|
|
|
* address and our read/write implementation use that to drive the
|
|
|
|
* access registers. If something outside of PCI is ioremap'd, we
|
|
|
|
* fallback to the default.
|
|
|
|
*/
|
2009-11-15 02:44:44 +08:00
|
|
|
static inline void __iomem * __indirect_ioremap(unsigned long addr, size_t size,
|
|
|
|
unsigned int mtype)
|
2005-04-17 06:20:36 +08:00
|
|
|
{
|
2007-04-06 22:00:31 +08:00
|
|
|
if((addr < PCIBIOS_MIN_MEM) || (addr > 0x4fffffff))
|
2007-05-06 03:59:27 +08:00
|
|
|
return __arm_ioremap(addr, size, mtype);
|
2005-04-17 06:20:36 +08:00
|
|
|
|
2007-11-25 09:12:39 +08:00
|
|
|
return (void __iomem *)addr;
|
2005-04-17 06:20:36 +08:00
|
|
|
}
|
|
|
|
|
2009-11-15 02:44:44 +08:00
|
|
|
static inline void __indirect_iounmap(void __iomem *addr)
|
2005-04-17 06:20:36 +08:00
|
|
|
{
|
2007-11-25 09:12:39 +08:00
|
|
|
if ((__force u32)addr >= VMALLOC_START)
|
2005-04-17 06:20:36 +08:00
|
|
|
__iounmap(addr);
|
|
|
|
}
|
|
|
|
|
2009-11-15 02:44:44 +08:00
|
|
|
#define __arch_ioremap(a, s, f) __indirect_ioremap(a, s, f)
|
|
|
|
#define __arch_iounmap(a) __indirect_iounmap(a)
|
2005-04-17 06:20:36 +08:00
|
|
|
|
2009-11-15 02:44:44 +08:00
|
|
|
#define writeb(v, p) __indirect_writeb(v, p)
|
|
|
|
#define writew(v, p) __indirect_writew(v, p)
|
|
|
|
#define writel(v, p) __indirect_writel(v, p)
|
2005-04-17 06:20:36 +08:00
|
|
|
|
2009-11-15 02:44:44 +08:00
|
|
|
#define writesb(p, v, l) __indirect_writesb(p, v, l)
|
|
|
|
#define writesw(p, v, l) __indirect_writesw(p, v, l)
|
|
|
|
#define writesl(p, v, l) __indirect_writesl(p, v, l)
|
2005-04-17 06:20:36 +08:00
|
|
|
|
2009-11-15 02:44:44 +08:00
|
|
|
#define readb(p) __indirect_readb(p)
|
|
|
|
#define readw(p) __indirect_readw(p)
|
|
|
|
#define readl(p) __indirect_readl(p)
|
|
|
|
|
|
|
|
#define readsb(p, v, l) __indirect_readsb(p, v, l)
|
|
|
|
#define readsw(p, v, l) __indirect_readsw(p, v, l)
|
|
|
|
#define readsl(p, v, l) __indirect_readsl(p, v, l)
|
|
|
|
|
|
|
|
static inline void __indirect_writeb(u8 value, volatile void __iomem *p)
|
2005-04-17 06:20:36 +08:00
|
|
|
{
|
2005-11-02 19:55:12 +08:00
|
|
|
u32 addr = (u32)p;
|
2005-04-17 06:20:36 +08:00
|
|
|
u32 n, byte_enables, data;
|
|
|
|
|
|
|
|
if (addr >= VMALLOC_START) {
|
|
|
|
__raw_writeb(value, addr);
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
n = addr % 4;
|
|
|
|
byte_enables = (0xf & ~BIT(n)) << IXP4XX_PCI_NP_CBE_BESL;
|
|
|
|
data = value << (8*n);
|
|
|
|
ixp4xx_pci_write(addr, byte_enables | NP_CMD_MEMWRITE, data);
|
|
|
|
}
|
|
|
|
|
2009-11-15 02:44:44 +08:00
|
|
|
static inline void __indirect_writesb(volatile void __iomem *bus_addr,
|
|
|
|
const u8 *vaddr, int count)
|
2005-04-17 06:20:36 +08:00
|
|
|
{
|
|
|
|
while (count--)
|
|
|
|
writeb(*vaddr++, bus_addr);
|
|
|
|
}
|
|
|
|
|
2009-11-15 02:44:44 +08:00
|
|
|
static inline void __indirect_writew(u16 value, volatile void __iomem *p)
|
2005-04-17 06:20:36 +08:00
|
|
|
{
|
2005-11-02 19:55:12 +08:00
|
|
|
u32 addr = (u32)p;
|
2005-04-17 06:20:36 +08:00
|
|
|
u32 n, byte_enables, data;
|
|
|
|
|
|
|
|
if (addr >= VMALLOC_START) {
|
|
|
|
__raw_writew(value, addr);
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
n = addr % 4;
|
|
|
|
byte_enables = (0xf & ~(BIT(n) | BIT(n+1))) << IXP4XX_PCI_NP_CBE_BESL;
|
|
|
|
data = value << (8*n);
|
|
|
|
ixp4xx_pci_write(addr, byte_enables | NP_CMD_MEMWRITE, data);
|
|
|
|
}
|
|
|
|
|
2009-11-15 02:44:44 +08:00
|
|
|
static inline void __indirect_writesw(volatile void __iomem *bus_addr,
|
|
|
|
const u16 *vaddr, int count)
|
2005-04-17 06:20:36 +08:00
|
|
|
{
|
|
|
|
while (count--)
|
|
|
|
writew(*vaddr++, bus_addr);
|
|
|
|
}
|
|
|
|
|
2009-11-15 02:44:44 +08:00
|
|
|
static inline void __indirect_writel(u32 value, volatile void __iomem *p)
|
2005-04-17 06:20:36 +08:00
|
|
|
{
|
2007-11-25 09:12:39 +08:00
|
|
|
u32 addr = (__force u32)p;
|
2005-04-17 06:20:36 +08:00
|
|
|
if (addr >= VMALLOC_START) {
|
2007-11-25 09:12:39 +08:00
|
|
|
__raw_writel(value, p);
|
2005-04-17 06:20:36 +08:00
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
ixp4xx_pci_write(addr, NP_CMD_MEMWRITE, value);
|
|
|
|
}
|
|
|
|
|
2009-11-15 02:44:44 +08:00
|
|
|
static inline void __indirect_writesl(volatile void __iomem *bus_addr,
|
|
|
|
const u32 *vaddr, int count)
|
2005-04-17 06:20:36 +08:00
|
|
|
{
|
|
|
|
while (count--)
|
|
|
|
writel(*vaddr++, bus_addr);
|
|
|
|
}
|
|
|
|
|
2009-11-15 02:44:44 +08:00
|
|
|
static inline unsigned char __indirect_readb(const volatile void __iomem *p)
|
2005-04-17 06:20:36 +08:00
|
|
|
{
|
2005-11-02 19:55:12 +08:00
|
|
|
u32 addr = (u32)p;
|
2005-04-17 06:20:36 +08:00
|
|
|
u32 n, byte_enables, data;
|
|
|
|
|
|
|
|
if (addr >= VMALLOC_START)
|
|
|
|
return __raw_readb(addr);
|
|
|
|
|
|
|
|
n = addr % 4;
|
|
|
|
byte_enables = (0xf & ~BIT(n)) << IXP4XX_PCI_NP_CBE_BESL;
|
|
|
|
if (ixp4xx_pci_read(addr, byte_enables | NP_CMD_MEMREAD, &data))
|
|
|
|
return 0xff;
|
|
|
|
|
|
|
|
return data >> (8*n);
|
|
|
|
}
|
|
|
|
|
2009-11-15 02:44:44 +08:00
|
|
|
static inline void __indirect_readsb(const volatile void __iomem *bus_addr,
|
|
|
|
u8 *vaddr, u32 count)
|
2005-04-17 06:20:36 +08:00
|
|
|
{
|
|
|
|
while (count--)
|
|
|
|
*vaddr++ = readb(bus_addr);
|
|
|
|
}
|
|
|
|
|
2009-11-15 02:44:44 +08:00
|
|
|
static inline unsigned short __indirect_readw(const volatile void __iomem *p)
|
2005-04-17 06:20:36 +08:00
|
|
|
{
|
2005-11-02 19:55:12 +08:00
|
|
|
u32 addr = (u32)p;
|
2005-04-17 06:20:36 +08:00
|
|
|
u32 n, byte_enables, data;
|
|
|
|
|
|
|
|
if (addr >= VMALLOC_START)
|
|
|
|
return __raw_readw(addr);
|
|
|
|
|
|
|
|
n = addr % 4;
|
|
|
|
byte_enables = (0xf & ~(BIT(n) | BIT(n+1))) << IXP4XX_PCI_NP_CBE_BESL;
|
|
|
|
if (ixp4xx_pci_read(addr, byte_enables | NP_CMD_MEMREAD, &data))
|
|
|
|
return 0xffff;
|
|
|
|
|
|
|
|
return data>>(8*n);
|
|
|
|
}
|
|
|
|
|
2009-11-15 02:44:44 +08:00
|
|
|
static inline void __indirect_readsw(const volatile void __iomem *bus_addr,
|
|
|
|
u16 *vaddr, u32 count)
|
2005-04-17 06:20:36 +08:00
|
|
|
{
|
|
|
|
while (count--)
|
|
|
|
*vaddr++ = readw(bus_addr);
|
|
|
|
}
|
|
|
|
|
2009-11-15 02:44:44 +08:00
|
|
|
static inline unsigned long __indirect_readl(const volatile void __iomem *p)
|
2005-04-17 06:20:36 +08:00
|
|
|
{
|
2007-11-25 09:12:39 +08:00
|
|
|
u32 addr = (__force u32)p;
|
2005-04-17 06:20:36 +08:00
|
|
|
u32 data;
|
|
|
|
|
|
|
|
if (addr >= VMALLOC_START)
|
2007-11-25 09:12:39 +08:00
|
|
|
return __raw_readl(p);
|
2005-04-17 06:20:36 +08:00
|
|
|
|
|
|
|
if (ixp4xx_pci_read(addr, NP_CMD_MEMREAD, &data))
|
|
|
|
return 0xffffffff;
|
|
|
|
|
|
|
|
return data;
|
|
|
|
}
|
|
|
|
|
2009-11-15 02:44:44 +08:00
|
|
|
static inline void __indirect_readsl(const volatile void __iomem *bus_addr,
|
|
|
|
u32 *vaddr, u32 count)
|
2005-04-17 06:20:36 +08:00
|
|
|
{
|
|
|
|
while (count--)
|
|
|
|
*vaddr++ = readl(bus_addr);
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
/*
|
|
|
|
* We can use the built-in functions b/c they end up calling writeb/readb
|
|
|
|
*/
|
|
|
|
#define memset_io(c,v,l) _memset_io((c),(v),(l))
|
|
|
|
#define memcpy_fromio(a,c,l) _memcpy_fromio((a),(c),(l))
|
|
|
|
#define memcpy_toio(c,a,l) _memcpy_toio((c),(a),(l))
|
|
|
|
|
2009-11-15 02:44:44 +08:00
|
|
|
#endif /* CONFIG_IXP4XX_INDIRECT_PCI */
|
2005-04-17 06:20:36 +08:00
|
|
|
|
2006-04-30 22:34:29 +08:00
|
|
|
#ifndef CONFIG_PCI
|
|
|
|
|
2008-11-30 19:45:54 +08:00
|
|
|
#define __io(v) __typesafe_io(v)
|
2006-04-30 22:34:29 +08:00
|
|
|
|
|
|
|
#else
|
|
|
|
|
2005-04-17 06:20:36 +08:00
|
|
|
/*
|
|
|
|
* IXP4xx does not have a transparent cpu -> PCI I/O translation
|
|
|
|
* window. Instead, it has a set of registers that must be tweaked
|
|
|
|
* with the proper byte lanes, command types, and address for the
|
|
|
|
* transaction. This means that we need to override the default
|
|
|
|
* I/O functions.
|
|
|
|
*/
|
|
|
|
#define outb(p, v) __ixp4xx_outb(p, v)
|
|
|
|
#define outw(p, v) __ixp4xx_outw(p, v)
|
|
|
|
#define outl(p, v) __ixp4xx_outl(p, v)
|
|
|
|
|
|
|
|
#define outsb(p, v, l) __ixp4xx_outsb(p, v, l)
|
|
|
|
#define outsw(p, v, l) __ixp4xx_outsw(p, v, l)
|
|
|
|
#define outsl(p, v, l) __ixp4xx_outsl(p, v, l)
|
|
|
|
|
|
|
|
#define inb(p) __ixp4xx_inb(p)
|
|
|
|
#define inw(p) __ixp4xx_inw(p)
|
|
|
|
#define inl(p) __ixp4xx_inl(p)
|
|
|
|
|
|
|
|
#define insb(p, v, l) __ixp4xx_insb(p, v, l)
|
|
|
|
#define insw(p, v, l) __ixp4xx_insw(p, v, l)
|
|
|
|
#define insl(p, v, l) __ixp4xx_insl(p, v, l)
|
|
|
|
|
|
|
|
|
|
|
|
static inline void
|
|
|
|
__ixp4xx_outb(u8 value, u32 addr)
|
|
|
|
{
|
|
|
|
u32 n, byte_enables, data;
|
|
|
|
n = addr % 4;
|
|
|
|
byte_enables = (0xf & ~BIT(n)) << IXP4XX_PCI_NP_CBE_BESL;
|
|
|
|
data = value << (8*n);
|
|
|
|
ixp4xx_pci_write(addr, byte_enables | NP_CMD_IOWRITE, data);
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void
|
|
|
|
__ixp4xx_outsb(u32 io_addr, const u8 *vaddr, u32 count)
|
|
|
|
{
|
|
|
|
while (count--)
|
|
|
|
outb(*vaddr++, io_addr);
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void
|
|
|
|
__ixp4xx_outw(u16 value, u32 addr)
|
|
|
|
{
|
|
|
|
u32 n, byte_enables, data;
|
|
|
|
n = addr % 4;
|
|
|
|
byte_enables = (0xf & ~(BIT(n) | BIT(n+1))) << IXP4XX_PCI_NP_CBE_BESL;
|
|
|
|
data = value << (8*n);
|
|
|
|
ixp4xx_pci_write(addr, byte_enables | NP_CMD_IOWRITE, data);
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void
|
|
|
|
__ixp4xx_outsw(u32 io_addr, const u16 *vaddr, u32 count)
|
|
|
|
{
|
|
|
|
while (count--)
|
|
|
|
outw(cpu_to_le16(*vaddr++), io_addr);
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void
|
|
|
|
__ixp4xx_outl(u32 value, u32 addr)
|
|
|
|
{
|
|
|
|
ixp4xx_pci_write(addr, NP_CMD_IOWRITE, value);
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void
|
|
|
|
__ixp4xx_outsl(u32 io_addr, const u32 *vaddr, u32 count)
|
|
|
|
{
|
|
|
|
while (count--)
|
2009-11-11 07:21:48 +08:00
|
|
|
outl(cpu_to_le32(*vaddr++), io_addr);
|
2005-04-17 06:20:36 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
static inline u8
|
|
|
|
__ixp4xx_inb(u32 addr)
|
|
|
|
{
|
|
|
|
u32 n, byte_enables, data;
|
|
|
|
n = addr % 4;
|
|
|
|
byte_enables = (0xf & ~BIT(n)) << IXP4XX_PCI_NP_CBE_BESL;
|
|
|
|
if (ixp4xx_pci_read(addr, byte_enables | NP_CMD_IOREAD, &data))
|
|
|
|
return 0xff;
|
|
|
|
|
|
|
|
return data >> (8*n);
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void
|
|
|
|
__ixp4xx_insb(u32 io_addr, u8 *vaddr, u32 count)
|
|
|
|
{
|
|
|
|
while (count--)
|
|
|
|
*vaddr++ = inb(io_addr);
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline u16
|
|
|
|
__ixp4xx_inw(u32 addr)
|
|
|
|
{
|
|
|
|
u32 n, byte_enables, data;
|
|
|
|
n = addr % 4;
|
|
|
|
byte_enables = (0xf & ~(BIT(n) | BIT(n+1))) << IXP4XX_PCI_NP_CBE_BESL;
|
|
|
|
if (ixp4xx_pci_read(addr, byte_enables | NP_CMD_IOREAD, &data))
|
|
|
|
return 0xffff;
|
|
|
|
|
|
|
|
return data>>(8*n);
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void
|
|
|
|
__ixp4xx_insw(u32 io_addr, u16 *vaddr, u32 count)
|
|
|
|
{
|
|
|
|
while (count--)
|
|
|
|
*vaddr++ = le16_to_cpu(inw(io_addr));
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline u32
|
|
|
|
__ixp4xx_inl(u32 addr)
|
|
|
|
{
|
|
|
|
u32 data;
|
|
|
|
if (ixp4xx_pci_read(addr, NP_CMD_IOREAD, &data))
|
|
|
|
return 0xffffffff;
|
|
|
|
|
|
|
|
return data;
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void
|
|
|
|
__ixp4xx_insl(u32 io_addr, u32 *vaddr, u32 count)
|
|
|
|
{
|
|
|
|
while (count--)
|
2009-11-11 07:21:48 +08:00
|
|
|
*vaddr++ = le32_to_cpu(inl(io_addr));
|
2005-04-17 06:20:36 +08:00
|
|
|
}
|
|
|
|
|
2005-09-01 04:45:14 +08:00
|
|
|
#define PIO_OFFSET 0x10000UL
|
|
|
|
#define PIO_MASK 0x0ffffUL
|
|
|
|
|
|
|
|
#define __is_io_address(p) (((unsigned long)p >= PIO_OFFSET) && \
|
|
|
|
((unsigned long)p <= (PIO_MASK + PIO_OFFSET)))
|
2009-11-11 07:21:48 +08:00
|
|
|
|
2005-07-07 06:06:05 +08:00
|
|
|
static inline unsigned int
|
2005-11-02 19:55:12 +08:00
|
|
|
__ixp4xx_ioread8(const void __iomem *addr)
|
2005-07-07 06:06:05 +08:00
|
|
|
{
|
2005-09-01 04:45:14 +08:00
|
|
|
unsigned long port = (unsigned long __force)addr;
|
2005-07-07 06:06:05 +08:00
|
|
|
if (__is_io_address(port))
|
2009-11-11 07:21:48 +08:00
|
|
|
return (unsigned int)__ixp4xx_inb(port & PIO_MASK);
|
2005-07-07 06:06:05 +08:00
|
|
|
else
|
|
|
|
#ifndef CONFIG_IXP4XX_INDIRECT_PCI
|
2005-09-01 04:45:14 +08:00
|
|
|
return (unsigned int)__raw_readb(port);
|
2005-07-07 06:06:05 +08:00
|
|
|
#else
|
2009-11-15 02:44:44 +08:00
|
|
|
return (unsigned int)__indirect_readb(addr);
|
2005-07-07 06:06:05 +08:00
|
|
|
#endif
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void
|
2005-11-02 19:55:12 +08:00
|
|
|
__ixp4xx_ioread8_rep(const void __iomem *addr, void *vaddr, u32 count)
|
2005-07-07 06:06:05 +08:00
|
|
|
{
|
2005-09-01 04:45:14 +08:00
|
|
|
unsigned long port = (unsigned long __force)addr;
|
2005-07-07 06:06:05 +08:00
|
|
|
if (__is_io_address(port))
|
2005-09-01 04:45:14 +08:00
|
|
|
__ixp4xx_insb(port & PIO_MASK, vaddr, count);
|
2005-07-07 06:06:05 +08:00
|
|
|
else
|
|
|
|
#ifndef CONFIG_IXP4XX_INDIRECT_PCI
|
2005-09-01 04:45:14 +08:00
|
|
|
__raw_readsb(addr, vaddr, count);
|
2005-07-07 06:06:05 +08:00
|
|
|
#else
|
2009-11-15 02:44:44 +08:00
|
|
|
__indirect_readsb(addr, vaddr, count);
|
2005-07-07 06:06:05 +08:00
|
|
|
#endif
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline unsigned int
|
2005-11-02 19:55:12 +08:00
|
|
|
__ixp4xx_ioread16(const void __iomem *addr)
|
2005-07-07 06:06:05 +08:00
|
|
|
{
|
2005-09-01 04:45:14 +08:00
|
|
|
unsigned long port = (unsigned long __force)addr;
|
2005-07-07 06:06:05 +08:00
|
|
|
if (__is_io_address(port))
|
2005-09-01 04:45:14 +08:00
|
|
|
return (unsigned int)__ixp4xx_inw(port & PIO_MASK);
|
2005-07-07 06:06:05 +08:00
|
|
|
else
|
|
|
|
#ifndef CONFIG_IXP4XX_INDIRECT_PCI
|
|
|
|
return le16_to_cpu(__raw_readw((u32)port));
|
|
|
|
#else
|
2009-11-15 02:44:44 +08:00
|
|
|
return (unsigned int)__indirect_readw(addr);
|
2005-07-07 06:06:05 +08:00
|
|
|
#endif
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void
|
2005-11-02 19:55:12 +08:00
|
|
|
__ixp4xx_ioread16_rep(const void __iomem *addr, void *vaddr, u32 count)
|
2005-07-07 06:06:05 +08:00
|
|
|
{
|
2005-09-01 04:45:14 +08:00
|
|
|
unsigned long port = (unsigned long __force)addr;
|
2005-07-07 06:06:05 +08:00
|
|
|
if (__is_io_address(port))
|
2005-09-01 04:45:14 +08:00
|
|
|
__ixp4xx_insw(port & PIO_MASK, vaddr, count);
|
2005-07-07 06:06:05 +08:00
|
|
|
else
|
|
|
|
#ifndef CONFIG_IXP4XX_INDIRECT_PCI
|
2005-09-01 04:45:14 +08:00
|
|
|
__raw_readsw(addr, vaddr, count);
|
2005-07-07 06:06:05 +08:00
|
|
|
#else
|
2009-11-15 02:44:44 +08:00
|
|
|
__indirect_readsw(addr, vaddr, count);
|
2005-07-07 06:06:05 +08:00
|
|
|
#endif
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline unsigned int
|
2005-11-02 19:55:12 +08:00
|
|
|
__ixp4xx_ioread32(const void __iomem *addr)
|
2005-07-07 06:06:05 +08:00
|
|
|
{
|
2005-09-01 04:45:14 +08:00
|
|
|
unsigned long port = (unsigned long __force)addr;
|
2005-07-07 06:06:05 +08:00
|
|
|
if (__is_io_address(port))
|
2005-09-01 04:45:14 +08:00
|
|
|
return (unsigned int)__ixp4xx_inl(port & PIO_MASK);
|
2005-07-07 06:06:05 +08:00
|
|
|
else {
|
|
|
|
#ifndef CONFIG_IXP4XX_INDIRECT_PCI
|
2007-11-25 09:12:39 +08:00
|
|
|
return le32_to_cpu((__force __le32)__raw_readl(addr));
|
2005-07-07 06:06:05 +08:00
|
|
|
#else
|
2009-11-15 02:44:44 +08:00
|
|
|
return (unsigned int)__indirect_readl(addr);
|
2005-07-07 06:06:05 +08:00
|
|
|
#endif
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void
|
2005-11-02 19:55:12 +08:00
|
|
|
__ixp4xx_ioread32_rep(const void __iomem *addr, void *vaddr, u32 count)
|
2005-07-07 06:06:05 +08:00
|
|
|
{
|
2005-09-01 04:45:14 +08:00
|
|
|
unsigned long port = (unsigned long __force)addr;
|
2005-07-07 06:06:05 +08:00
|
|
|
if (__is_io_address(port))
|
2005-09-01 04:45:14 +08:00
|
|
|
__ixp4xx_insl(port & PIO_MASK, vaddr, count);
|
2005-07-07 06:06:05 +08:00
|
|
|
else
|
|
|
|
#ifndef CONFIG_IXP4XX_INDIRECT_PCI
|
2005-09-01 04:45:14 +08:00
|
|
|
__raw_readsl(addr, vaddr, count);
|
2005-07-07 06:06:05 +08:00
|
|
|
#else
|
2009-11-15 02:44:44 +08:00
|
|
|
__indirect_readsl(addr, vaddr, count);
|
2005-07-07 06:06:05 +08:00
|
|
|
#endif
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void
|
2005-09-01 04:45:14 +08:00
|
|
|
__ixp4xx_iowrite8(u8 value, void __iomem *addr)
|
2005-07-07 06:06:05 +08:00
|
|
|
{
|
2005-09-01 04:45:14 +08:00
|
|
|
unsigned long port = (unsigned long __force)addr;
|
2005-07-07 06:06:05 +08:00
|
|
|
if (__is_io_address(port))
|
2005-09-01 04:45:14 +08:00
|
|
|
__ixp4xx_outb(value, port & PIO_MASK);
|
2005-07-07 06:06:05 +08:00
|
|
|
else
|
|
|
|
#ifndef CONFIG_IXP4XX_INDIRECT_PCI
|
2005-09-01 04:45:14 +08:00
|
|
|
__raw_writeb(value, port);
|
2005-07-07 06:06:05 +08:00
|
|
|
#else
|
2009-11-15 02:44:44 +08:00
|
|
|
__indirect_writeb(value, addr);
|
2005-07-07 06:06:05 +08:00
|
|
|
#endif
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void
|
2005-09-01 04:45:14 +08:00
|
|
|
__ixp4xx_iowrite8_rep(void __iomem *addr, const void *vaddr, u32 count)
|
2005-07-07 06:06:05 +08:00
|
|
|
{
|
2005-09-01 04:45:14 +08:00
|
|
|
unsigned long port = (unsigned long __force)addr;
|
2005-07-07 06:06:05 +08:00
|
|
|
if (__is_io_address(port))
|
2005-09-01 04:45:14 +08:00
|
|
|
__ixp4xx_outsb(port & PIO_MASK, vaddr, count);
|
|
|
|
else
|
2005-07-07 06:06:05 +08:00
|
|
|
#ifndef CONFIG_IXP4XX_INDIRECT_PCI
|
2005-09-01 04:45:14 +08:00
|
|
|
__raw_writesb(addr, vaddr, count);
|
2005-07-07 06:06:05 +08:00
|
|
|
#else
|
2009-11-15 02:44:44 +08:00
|
|
|
__indirect_writesb(addr, vaddr, count);
|
2005-07-07 06:06:05 +08:00
|
|
|
#endif
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void
|
2005-09-01 04:45:14 +08:00
|
|
|
__ixp4xx_iowrite16(u16 value, void __iomem *addr)
|
2005-07-07 06:06:05 +08:00
|
|
|
{
|
2005-09-01 04:45:14 +08:00
|
|
|
unsigned long port = (unsigned long __force)addr;
|
2005-07-07 06:06:05 +08:00
|
|
|
if (__is_io_address(port))
|
2005-09-01 04:45:14 +08:00
|
|
|
__ixp4xx_outw(value, port & PIO_MASK);
|
2005-07-07 06:06:05 +08:00
|
|
|
else
|
|
|
|
#ifndef CONFIG_IXP4XX_INDIRECT_PCI
|
2005-09-01 04:45:14 +08:00
|
|
|
__raw_writew(cpu_to_le16(value), addr);
|
2005-07-07 06:06:05 +08:00
|
|
|
#else
|
2009-11-15 02:44:44 +08:00
|
|
|
__indirect_writew(value, addr);
|
2005-07-07 06:06:05 +08:00
|
|
|
#endif
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void
|
2005-09-01 04:45:14 +08:00
|
|
|
__ixp4xx_iowrite16_rep(void __iomem *addr, const void *vaddr, u32 count)
|
2005-07-07 06:06:05 +08:00
|
|
|
{
|
2005-09-01 04:45:14 +08:00
|
|
|
unsigned long port = (unsigned long __force)addr;
|
2005-07-07 06:06:05 +08:00
|
|
|
if (__is_io_address(port))
|
2005-09-01 04:45:14 +08:00
|
|
|
__ixp4xx_outsw(port & PIO_MASK, vaddr, count);
|
|
|
|
else
|
2005-07-07 06:06:05 +08:00
|
|
|
#ifndef CONFIG_IXP4XX_INDIRECT_PCI
|
2005-09-01 04:45:14 +08:00
|
|
|
__raw_writesw(addr, vaddr, count);
|
2005-07-07 06:06:05 +08:00
|
|
|
#else
|
2009-11-15 02:44:44 +08:00
|
|
|
__indirect_writesw(addr, vaddr, count);
|
2005-07-07 06:06:05 +08:00
|
|
|
#endif
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void
|
2005-09-01 04:45:14 +08:00
|
|
|
__ixp4xx_iowrite32(u32 value, void __iomem *addr)
|
2005-07-07 06:06:05 +08:00
|
|
|
{
|
2005-09-01 04:45:14 +08:00
|
|
|
unsigned long port = (unsigned long __force)addr;
|
2005-07-07 06:06:05 +08:00
|
|
|
if (__is_io_address(port))
|
2005-09-01 04:45:14 +08:00
|
|
|
__ixp4xx_outl(value, port & PIO_MASK);
|
2005-07-07 06:06:05 +08:00
|
|
|
else
|
|
|
|
#ifndef CONFIG_IXP4XX_INDIRECT_PCI
|
2007-11-25 09:12:39 +08:00
|
|
|
__raw_writel((u32 __force)cpu_to_le32(value), addr);
|
2005-07-07 06:06:05 +08:00
|
|
|
#else
|
2009-11-15 02:44:44 +08:00
|
|
|
__indirect_writel(value, addr);
|
2005-07-07 06:06:05 +08:00
|
|
|
#endif
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline void
|
2005-09-01 04:45:14 +08:00
|
|
|
__ixp4xx_iowrite32_rep(void __iomem *addr, const void *vaddr, u32 count)
|
2005-07-07 06:06:05 +08:00
|
|
|
{
|
2005-09-01 04:45:14 +08:00
|
|
|
unsigned long port = (unsigned long __force)addr;
|
2005-07-07 06:06:05 +08:00
|
|
|
if (__is_io_address(port))
|
2005-09-01 04:45:14 +08:00
|
|
|
__ixp4xx_outsl(port & PIO_MASK, vaddr, count);
|
|
|
|
else
|
2005-07-07 06:06:05 +08:00
|
|
|
#ifndef CONFIG_IXP4XX_INDIRECT_PCI
|
2005-09-01 04:45:14 +08:00
|
|
|
__raw_writesl(addr, vaddr, count);
|
2005-07-07 06:06:05 +08:00
|
|
|
#else
|
2009-11-15 02:44:44 +08:00
|
|
|
__indirect_writesl(addr, vaddr, count);
|
2005-07-07 06:06:05 +08:00
|
|
|
#endif
|
|
|
|
}
|
|
|
|
|
|
|
|
#define ioread8(p) __ixp4xx_ioread8(p)
|
|
|
|
#define ioread16(p) __ixp4xx_ioread16(p)
|
|
|
|
#define ioread32(p) __ixp4xx_ioread32(p)
|
|
|
|
|
|
|
|
#define ioread8_rep(p, v, c) __ixp4xx_ioread8_rep(p, v, c)
|
|
|
|
#define ioread16_rep(p, v, c) __ixp4xx_ioread16_rep(p, v, c)
|
|
|
|
#define ioread32_rep(p, v, c) __ixp4xx_ioread32_rep(p, v, c)
|
|
|
|
|
|
|
|
#define iowrite8(v,p) __ixp4xx_iowrite8(v,p)
|
|
|
|
#define iowrite16(v,p) __ixp4xx_iowrite16(v,p)
|
|
|
|
#define iowrite32(v,p) __ixp4xx_iowrite32(v,p)
|
|
|
|
|
|
|
|
#define iowrite8_rep(p, v, c) __ixp4xx_iowrite8_rep(p, v, c)
|
|
|
|
#define iowrite16_rep(p, v, c) __ixp4xx_iowrite16_rep(p, v, c)
|
|
|
|
#define iowrite32_rep(p, v, c) __ixp4xx_iowrite32_rep(p, v, c)
|
|
|
|
|
2005-09-01 04:45:14 +08:00
|
|
|
#define ioport_map(port, nr) ((void __iomem*)(port + PIO_OFFSET))
|
2005-07-07 06:06:05 +08:00
|
|
|
#define ioport_unmap(addr)
|
2006-04-30 22:34:29 +08:00
|
|
|
#endif // !CONFIG_PCI
|
2005-04-17 06:20:36 +08:00
|
|
|
|
|
|
|
#endif // __ASM_ARM_ARCH_IO_H
|
|
|
|
|