2015-07-24 19:55:11 +08:00
|
|
|
/*
|
|
|
|
* Copyright © 2008-2015 Intel Corporation
|
|
|
|
*
|
|
|
|
* Permission is hereby granted, free of charge, to any person obtaining a
|
|
|
|
* copy of this software and associated documentation files (the "Software"),
|
|
|
|
* to deal in the Software without restriction, including without limitation
|
|
|
|
* the rights to use, copy, modify, merge, publish, distribute, sublicense,
|
|
|
|
* and/or sell copies of the Software, and to permit persons to whom the
|
|
|
|
* Software is furnished to do so, subject to the following conditions:
|
|
|
|
*
|
|
|
|
* The above copyright notice and this permission notice (including the next
|
|
|
|
* paragraph) shall be included in all copies or substantial portions of the
|
|
|
|
* Software.
|
|
|
|
*
|
|
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
|
|
|
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
|
|
|
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
|
|
|
* THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
|
|
|
|
* LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
|
|
|
|
* FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
|
|
|
|
* IN THE SOFTWARE.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <drm/drmP.h>
|
|
|
|
#include <drm/i915_drm.h>
|
|
|
|
#include "i915_drv.h"
|
|
|
|
|
2015-07-24 23:40:12 +08:00
|
|
|
/**
|
|
|
|
* DOC: fence register handling
|
|
|
|
*
|
|
|
|
* Important to avoid confusions: "fences" in the i915 driver are not execution
|
|
|
|
* fences used to track command completion but hardware detiler objects which
|
|
|
|
* wrap a given range of the global GTT. Each platform has only a fairly limited
|
|
|
|
* set of these objects.
|
|
|
|
*
|
|
|
|
* Fences are used to detile GTT memory mappings. They're also connected to the
|
2016-01-05 11:29:17 +08:00
|
|
|
* hardware frontbuffer render tracking and hence interact with frontbuffer
|
|
|
|
* compression. Furthermore on older platforms fences are required for tiled
|
2015-07-24 23:40:12 +08:00
|
|
|
* objects used by the display engine. They can also be used by the render
|
|
|
|
* engine - they're required for blitter commands and are optional for render
|
|
|
|
* commands. But on gen4+ both display (with the exception of fbc) and rendering
|
|
|
|
* have their own tiling state bits and don't need fences.
|
|
|
|
*
|
|
|
|
* Also note that fences only support X and Y tiling and hence can't be used for
|
|
|
|
* the fancier new tiling formats like W, Ys and Yf.
|
|
|
|
*
|
|
|
|
* Finally note that because fences are such a restricted resource they're
|
|
|
|
* dynamically associated with objects. Furthermore fence state is committed to
|
2016-01-05 11:29:17 +08:00
|
|
|
* the hardware lazily to avoid unnecessary stalls on gen2/3. Therefore code must
|
|
|
|
* explicitly call i915_gem_object_get_fence() to synchronize fencing status
|
2015-07-24 23:40:12 +08:00
|
|
|
* for cpu access. Also note that some code wants an unfenced view, for those
|
|
|
|
* cases the fence can be removed forcefully with i915_gem_object_put_fence().
|
|
|
|
*
|
|
|
|
* Internally these functions will synchronize with userspace access by removing
|
|
|
|
* CPU ptes into GTT mmaps (not the GTT ptes themselves) as needed.
|
|
|
|
*/
|
|
|
|
|
2016-08-19 00:17:00 +08:00
|
|
|
#define pipelined 0
|
|
|
|
|
|
|
|
static void i965_write_fence_reg(struct drm_i915_fence_reg *fence,
|
|
|
|
struct i915_vma *vma)
|
2015-07-24 19:55:11 +08:00
|
|
|
{
|
drm/i915: Type safe register read/write
Make I915_READ and I915_WRITE more type safe by wrapping the register
offset in a struct. This should eliminate most of the fumbles we've had
with misplaced parens.
This only takes care of normal mmio registers. We could extend the idea
to other register types and define each with its own struct. That way
you wouldn't be able to accidentally pass the wrong thing to a specific
register access function.
The gpio_reg setup is probably the ugliest thing left. But I figure I'd
just leave it for now, and wait for some divine inspiration to strike
before making it nice.
As for the generated code, it's actually a bit better sometimes. Eg.
looking at i915_irq_handler(), we can see the following change:
lea 0x70024(%rdx,%rax,1),%r9d
mov $0x1,%edx
- movslq %r9d,%r9
- mov %r9,%rsi
- mov %r9,-0x58(%rbp)
- callq *0xd8(%rbx)
+ mov %r9d,%esi
+ mov %r9d,-0x48(%rbp)
callq *0xd8(%rbx)
So previously gcc thought the register offset might be signed and
decided to sign extend it, just in case. The rest appears to be
mostly just minor shuffling of instructions.
v2: i915_mmio_reg_{offset,equal,valid}() helpers added
s/_REG/_MMIO/ in the register defines
mo more switch statements left to worry about
ring_emit stuff got sorted in a prep patch
cmd parser, lrc context and w/a batch buildup also in prep patch
vgpu stuff cleaned up and moved to a prep patch
all other unrelated changes split out
v3: Rebased due to BXT DSI/BLC, MOCS, etc.
v4: Rebased due to churn, s/i915_mmio_reg_t/i915_reg_t/
Signed-off-by: Ville Syrjälä <ville.syrjala@linux.intel.com>
Reviewed-by: Chris Wilson <chris@chris-wilson.co.uk>
Link: http://patchwork.freedesktop.org/patch/msgid/1447853606-2751-1-git-send-email-ville.syrjala@linux.intel.com
2015-11-18 21:33:26 +08:00
|
|
|
i915_reg_t fence_reg_lo, fence_reg_hi;
|
2015-07-24 19:55:11 +08:00
|
|
|
int fence_pitch_shift;
|
2016-08-19 00:17:00 +08:00
|
|
|
u64 val;
|
2015-07-24 19:55:11 +08:00
|
|
|
|
2016-08-19 00:17:00 +08:00
|
|
|
if (INTEL_INFO(fence->i915)->gen >= 6) {
|
|
|
|
fence_reg_lo = FENCE_REG_GEN6_LO(fence->id);
|
|
|
|
fence_reg_hi = FENCE_REG_GEN6_HI(fence->id);
|
2015-09-21 23:05:14 +08:00
|
|
|
fence_pitch_shift = GEN6_FENCE_PITCH_SHIFT;
|
2016-08-19 00:17:00 +08:00
|
|
|
|
2015-07-24 19:55:11 +08:00
|
|
|
} else {
|
2016-08-19 00:17:00 +08:00
|
|
|
fence_reg_lo = FENCE_REG_965_LO(fence->id);
|
|
|
|
fence_reg_hi = FENCE_REG_965_HI(fence->id);
|
2015-07-24 19:55:11 +08:00
|
|
|
fence_pitch_shift = I965_FENCE_PITCH_SHIFT;
|
|
|
|
}
|
|
|
|
|
2016-08-19 00:17:00 +08:00
|
|
|
val = 0;
|
|
|
|
if (vma) {
|
|
|
|
unsigned int tiling = i915_gem_object_get_tiling(vma->obj);
|
|
|
|
bool is_y_tiled = tiling == I915_TILING_Y;
|
|
|
|
unsigned int stride = i915_gem_object_get_stride(vma->obj);
|
|
|
|
u32 row_size = stride * (is_y_tiled ? 32 : 8);
|
|
|
|
u32 size = rounddown((u32)vma->node.size, row_size);
|
2016-08-15 17:48:52 +08:00
|
|
|
|
|
|
|
val = ((vma->node.start + size - 4096) & 0xfffff000) << 32;
|
|
|
|
val |= vma->node.start & 0xfffff000;
|
|
|
|
val |= (u64)((stride / 128) - 1) << fence_pitch_shift;
|
2016-08-19 00:17:00 +08:00
|
|
|
if (is_y_tiled)
|
|
|
|
val |= BIT(I965_FENCE_TILING_Y_SHIFT);
|
2015-07-24 19:55:11 +08:00
|
|
|
val |= I965_FENCE_REG_VALID;
|
2016-08-19 00:17:00 +08:00
|
|
|
}
|
2015-07-24 19:55:11 +08:00
|
|
|
|
2016-08-19 00:17:00 +08:00
|
|
|
if (!pipelined) {
|
|
|
|
struct drm_i915_private *dev_priv = fence->i915;
|
|
|
|
|
|
|
|
/* To w/a incoherency with non-atomic 64-bit register updates,
|
|
|
|
* we split the 64-bit update into two 32-bit writes. In order
|
|
|
|
* for a partial fence not to be evaluated between writes, we
|
|
|
|
* precede the update with write to turn off the fence register,
|
|
|
|
* and only enable the fence as the last step.
|
|
|
|
*
|
|
|
|
* For extra levels of paranoia, we make sure each step lands
|
|
|
|
* before applying the next step.
|
|
|
|
*/
|
|
|
|
I915_WRITE(fence_reg_lo, 0);
|
|
|
|
POSTING_READ(fence_reg_lo);
|
2015-07-24 19:55:11 +08:00
|
|
|
|
2016-08-19 00:17:00 +08:00
|
|
|
I915_WRITE(fence_reg_hi, upper_32_bits(val));
|
|
|
|
I915_WRITE(fence_reg_lo, lower_32_bits(val));
|
2015-09-21 23:05:14 +08:00
|
|
|
POSTING_READ(fence_reg_lo);
|
2015-07-24 19:55:11 +08:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2016-08-19 00:17:00 +08:00
|
|
|
static void i915_write_fence_reg(struct drm_i915_fence_reg *fence,
|
|
|
|
struct i915_vma *vma)
|
2015-07-24 19:55:11 +08:00
|
|
|
{
|
|
|
|
u32 val;
|
|
|
|
|
2016-08-19 00:17:00 +08:00
|
|
|
val = 0;
|
|
|
|
if (vma) {
|
|
|
|
unsigned int tiling = i915_gem_object_get_tiling(vma->obj);
|
|
|
|
bool is_y_tiled = tiling == I915_TILING_Y;
|
|
|
|
unsigned int stride = i915_gem_object_get_stride(vma->obj);
|
2015-07-24 19:55:11 +08:00
|
|
|
int pitch_val;
|
|
|
|
int tile_width;
|
|
|
|
|
2016-08-15 17:48:52 +08:00
|
|
|
WARN((vma->node.start & ~I915_FENCE_START_MASK) ||
|
|
|
|
!is_power_of_2(vma->node.size) ||
|
|
|
|
(vma->node.start & (vma->node.size - 1)),
|
|
|
|
"object 0x%08llx [fenceable? %d] not 1M or pot-size (0x%08llx) aligned\n",
|
2016-08-19 00:16:55 +08:00
|
|
|
vma->node.start,
|
|
|
|
i915_vma_is_map_and_fenceable(vma),
|
|
|
|
vma->node.size);
|
2015-07-24 19:55:11 +08:00
|
|
|
|
2016-08-19 00:17:00 +08:00
|
|
|
if (is_y_tiled && HAS_128_BYTE_Y_TILING(fence->i915))
|
2015-07-24 19:55:11 +08:00
|
|
|
tile_width = 128;
|
|
|
|
else
|
|
|
|
tile_width = 512;
|
|
|
|
|
|
|
|
/* Note: pitch better be a power of two tile widths */
|
2016-08-05 17:14:23 +08:00
|
|
|
pitch_val = stride / tile_width;
|
2015-07-24 19:55:11 +08:00
|
|
|
pitch_val = ffs(pitch_val) - 1;
|
|
|
|
|
2016-08-15 17:48:52 +08:00
|
|
|
val = vma->node.start;
|
2016-08-19 00:17:00 +08:00
|
|
|
if (is_y_tiled)
|
|
|
|
val |= BIT(I830_FENCE_TILING_Y_SHIFT);
|
2016-08-15 17:48:52 +08:00
|
|
|
val |= I915_FENCE_SIZE_BITS(vma->node.size);
|
2015-07-24 19:55:11 +08:00
|
|
|
val |= pitch_val << I830_FENCE_PITCH_SHIFT;
|
|
|
|
val |= I830_FENCE_REG_VALID;
|
2016-08-19 00:17:00 +08:00
|
|
|
}
|
2015-07-24 19:55:11 +08:00
|
|
|
|
2016-08-19 00:17:00 +08:00
|
|
|
if (!pipelined) {
|
|
|
|
struct drm_i915_private *dev_priv = fence->i915;
|
|
|
|
i915_reg_t reg = FENCE_REG(fence->id);
|
|
|
|
|
|
|
|
I915_WRITE(reg, val);
|
|
|
|
POSTING_READ(reg);
|
|
|
|
}
|
2015-07-24 19:55:11 +08:00
|
|
|
}
|
|
|
|
|
2016-08-19 00:17:00 +08:00
|
|
|
static void i830_write_fence_reg(struct drm_i915_fence_reg *fence,
|
|
|
|
struct i915_vma *vma)
|
2015-07-24 19:55:11 +08:00
|
|
|
{
|
2016-08-15 17:48:52 +08:00
|
|
|
u32 val;
|
2015-07-24 19:55:11 +08:00
|
|
|
|
2016-08-19 00:17:00 +08:00
|
|
|
val = 0;
|
|
|
|
if (vma) {
|
|
|
|
unsigned int tiling = i915_gem_object_get_tiling(vma->obj);
|
|
|
|
bool is_y_tiled = tiling == I915_TILING_Y;
|
|
|
|
unsigned int stride = i915_gem_object_get_stride(vma->obj);
|
2016-08-15 17:48:52 +08:00
|
|
|
u32 pitch_val;
|
2015-07-24 19:55:11 +08:00
|
|
|
|
2016-08-15 17:48:52 +08:00
|
|
|
WARN((vma->node.start & ~I830_FENCE_START_MASK) ||
|
|
|
|
!is_power_of_2(vma->node.size) ||
|
|
|
|
(vma->node.start & (vma->node.size - 1)),
|
|
|
|
"object 0x%08llx not 512K or pot-size 0x%08llx aligned\n",
|
|
|
|
vma->node.start, vma->node.size);
|
2015-07-24 19:55:11 +08:00
|
|
|
|
2016-08-05 17:14:23 +08:00
|
|
|
pitch_val = stride / 128;
|
2015-07-24 19:55:11 +08:00
|
|
|
pitch_val = ffs(pitch_val) - 1;
|
|
|
|
|
2016-08-15 17:48:52 +08:00
|
|
|
val = vma->node.start;
|
2016-08-19 00:17:00 +08:00
|
|
|
if (is_y_tiled)
|
|
|
|
val |= BIT(I830_FENCE_TILING_Y_SHIFT);
|
2016-08-15 17:48:52 +08:00
|
|
|
val |= I830_FENCE_SIZE_BITS(vma->node.size);
|
2015-07-24 19:55:11 +08:00
|
|
|
val |= pitch_val << I830_FENCE_PITCH_SHIFT;
|
|
|
|
val |= I830_FENCE_REG_VALID;
|
2016-08-19 00:17:00 +08:00
|
|
|
}
|
2015-07-24 19:55:11 +08:00
|
|
|
|
2016-08-19 00:17:00 +08:00
|
|
|
if (!pipelined) {
|
|
|
|
struct drm_i915_private *dev_priv = fence->i915;
|
|
|
|
i915_reg_t reg = FENCE_REG(fence->id);
|
2015-07-24 19:55:11 +08:00
|
|
|
|
2016-08-19 00:17:00 +08:00
|
|
|
I915_WRITE(reg, val);
|
|
|
|
POSTING_READ(reg);
|
|
|
|
}
|
2015-07-24 19:55:11 +08:00
|
|
|
}
|
|
|
|
|
2016-08-19 00:17:00 +08:00
|
|
|
static void fence_write(struct drm_i915_fence_reg *fence,
|
|
|
|
struct i915_vma *vma)
|
2015-07-24 19:55:11 +08:00
|
|
|
{
|
2016-08-19 00:17:00 +08:00
|
|
|
/* Previous access through the fence register is marshalled by
|
|
|
|
* the mb() inside the fault handlers (i915_gem_release_mmaps)
|
|
|
|
* and explicitly managed for internal users.
|
2015-07-24 19:55:11 +08:00
|
|
|
*/
|
2016-08-19 00:17:00 +08:00
|
|
|
|
|
|
|
if (IS_GEN2(fence->i915))
|
|
|
|
i830_write_fence_reg(fence, vma);
|
|
|
|
else if (IS_GEN3(fence->i915))
|
|
|
|
i915_write_fence_reg(fence, vma);
|
|
|
|
else
|
|
|
|
i965_write_fence_reg(fence, vma);
|
|
|
|
|
|
|
|
/* Access through the fenced region afterwards is
|
|
|
|
* ordered by the posting reads whilst writing the registers.
|
2015-07-24 19:55:11 +08:00
|
|
|
*/
|
|
|
|
|
2016-08-19 00:17:00 +08:00
|
|
|
fence->dirty = false;
|
2015-07-24 19:55:11 +08:00
|
|
|
}
|
|
|
|
|
2016-08-19 00:17:00 +08:00
|
|
|
static int fence_update(struct drm_i915_fence_reg *fence,
|
|
|
|
struct i915_vma *vma)
|
2015-07-24 19:55:11 +08:00
|
|
|
{
|
2016-08-19 00:17:00 +08:00
|
|
|
int ret;
|
2015-07-24 19:55:11 +08:00
|
|
|
|
2016-08-19 00:17:00 +08:00
|
|
|
if (vma) {
|
|
|
|
if (!i915_vma_is_map_and_fenceable(vma))
|
|
|
|
return -EINVAL;
|
2015-07-24 19:55:11 +08:00
|
|
|
|
2016-08-19 00:17:00 +08:00
|
|
|
if (WARN(!i915_gem_object_get_stride(vma->obj) ||
|
|
|
|
!i915_gem_object_get_tiling(vma->obj),
|
|
|
|
"bogus fence setup with stride: 0x%x, tiling mode: %i\n",
|
|
|
|
i915_gem_object_get_stride(vma->obj),
|
|
|
|
i915_gem_object_get_tiling(vma->obj)))
|
|
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
ret = i915_gem_active_retire(&vma->last_fence,
|
|
|
|
&vma->obj->base.dev->struct_mutex);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
2015-07-24 19:55:11 +08:00
|
|
|
}
|
|
|
|
|
2016-08-19 00:17:00 +08:00
|
|
|
if (fence->vma) {
|
|
|
|
ret = i915_gem_active_retire(&fence->vma->last_fence,
|
|
|
|
&fence->vma->obj->base.dev->struct_mutex);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
}
|
2015-07-24 19:55:11 +08:00
|
|
|
|
2016-08-19 00:17:00 +08:00
|
|
|
if (fence->vma && fence->vma != vma) {
|
|
|
|
/* Ensure that all userspace CPU access is completed before
|
|
|
|
* stealing the fence.
|
|
|
|
*/
|
|
|
|
i915_gem_release_mmap(fence->vma->obj);
|
2015-07-24 19:55:11 +08:00
|
|
|
|
2016-08-19 00:17:00 +08:00
|
|
|
fence->vma->fence = NULL;
|
|
|
|
fence->vma = NULL;
|
|
|
|
|
|
|
|
list_move(&fence->link, &fence->i915->mm.fence_list);
|
|
|
|
}
|
|
|
|
|
|
|
|
fence_write(fence, vma);
|
|
|
|
|
|
|
|
if (vma) {
|
|
|
|
if (fence->vma != vma) {
|
|
|
|
vma->fence = fence;
|
|
|
|
fence->vma = vma;
|
|
|
|
}
|
|
|
|
|
|
|
|
list_move_tail(&fence->link, &fence->i915->mm.fence_list);
|
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
2015-07-24 19:55:11 +08:00
|
|
|
}
|
|
|
|
|
2015-07-24 23:40:12 +08:00
|
|
|
/**
|
2016-08-19 00:17:00 +08:00
|
|
|
* i915_vma_put_fence - force-remove fence for a VMA
|
|
|
|
* @vma: vma to map linearly (not through a fence reg)
|
2015-07-24 23:40:12 +08:00
|
|
|
*
|
|
|
|
* This function force-removes any fence from the given object, which is useful
|
|
|
|
* if the kernel wants to do untiled GTT access.
|
|
|
|
*
|
|
|
|
* Returns:
|
|
|
|
*
|
|
|
|
* 0 on success, negative error code on failure.
|
|
|
|
*/
|
2015-07-24 19:55:11 +08:00
|
|
|
int
|
2016-08-19 00:17:00 +08:00
|
|
|
i915_vma_put_fence(struct i915_vma *vma)
|
2015-07-24 19:55:11 +08:00
|
|
|
{
|
2016-08-19 00:17:00 +08:00
|
|
|
struct drm_i915_fence_reg *fence = vma->fence;
|
2015-07-24 19:55:11 +08:00
|
|
|
|
2016-10-12 19:48:26 +08:00
|
|
|
assert_rpm_wakelock_held(to_i915(vma->vm->dev));
|
|
|
|
|
2016-08-19 00:17:00 +08:00
|
|
|
if (!fence)
|
2015-07-24 19:55:11 +08:00
|
|
|
return 0;
|
|
|
|
|
2016-08-19 00:16:45 +08:00
|
|
|
if (fence->pin_count)
|
2015-07-24 19:55:11 +08:00
|
|
|
return -EBUSY;
|
|
|
|
|
2016-08-19 00:17:00 +08:00
|
|
|
return fence_update(fence, NULL);
|
2015-07-24 19:55:11 +08:00
|
|
|
}
|
|
|
|
|
2016-08-19 00:17:00 +08:00
|
|
|
static struct drm_i915_fence_reg *fence_find(struct drm_i915_private *dev_priv)
|
2015-07-24 19:55:11 +08:00
|
|
|
{
|
2016-08-19 00:17:00 +08:00
|
|
|
struct drm_i915_fence_reg *fence;
|
2015-07-24 19:55:11 +08:00
|
|
|
|
2016-08-19 00:17:00 +08:00
|
|
|
list_for_each_entry(fence, &dev_priv->mm.fence_list, link) {
|
|
|
|
if (fence->pin_count)
|
2015-07-24 19:55:11 +08:00
|
|
|
continue;
|
|
|
|
|
2016-08-19 00:17:00 +08:00
|
|
|
return fence;
|
2015-07-24 19:55:11 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
/* Wait for completion of pending flips which consume fences */
|
2016-08-19 00:17:00 +08:00
|
|
|
if (intel_has_pending_fb_unpin(&dev_priv->drm))
|
2015-07-24 19:55:11 +08:00
|
|
|
return ERR_PTR(-EAGAIN);
|
|
|
|
|
|
|
|
return ERR_PTR(-EDEADLK);
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
2016-08-19 00:17:00 +08:00
|
|
|
* i915_vma_get_fence - set up fencing for a vma
|
|
|
|
* @vma: vma to map through a fence reg
|
2015-07-24 19:55:11 +08:00
|
|
|
*
|
|
|
|
* When mapping objects through the GTT, userspace wants to be able to write
|
|
|
|
* to them without having to worry about swizzling if the object is tiled.
|
|
|
|
* This function walks the fence regs looking for a free one for @obj,
|
|
|
|
* stealing one if it can't find any.
|
|
|
|
*
|
|
|
|
* It then sets up the reg based on the object's properties: address, pitch
|
|
|
|
* and tiling format.
|
|
|
|
*
|
|
|
|
* For an untiled surface, this removes any existing fence.
|
2015-07-24 23:40:12 +08:00
|
|
|
*
|
|
|
|
* Returns:
|
|
|
|
*
|
|
|
|
* 0 on success, negative error code on failure.
|
2015-07-24 19:55:11 +08:00
|
|
|
*/
|
|
|
|
int
|
2016-08-19 00:17:00 +08:00
|
|
|
i915_vma_get_fence(struct i915_vma *vma)
|
2015-07-24 19:55:11 +08:00
|
|
|
{
|
2016-08-19 00:17:00 +08:00
|
|
|
struct drm_i915_fence_reg *fence;
|
|
|
|
struct i915_vma *set = i915_gem_object_is_tiled(vma->obj) ? vma : NULL;
|
2015-07-24 19:55:11 +08:00
|
|
|
|
2016-10-24 20:42:18 +08:00
|
|
|
/* Note that we revoke fences on runtime suspend. Therefore the user
|
|
|
|
* must keep the device awake whilst using the fence.
|
|
|
|
*/
|
2016-10-12 19:48:26 +08:00
|
|
|
assert_rpm_wakelock_held(to_i915(vma->vm->dev));
|
|
|
|
|
2015-07-24 19:55:11 +08:00
|
|
|
/* Just update our place in the LRU if our fence is getting reused. */
|
2016-08-19 00:17:00 +08:00
|
|
|
if (vma->fence) {
|
|
|
|
fence = vma->fence;
|
|
|
|
if (!fence->dirty) {
|
|
|
|
list_move_tail(&fence->link,
|
|
|
|
&fence->i915->mm.fence_list);
|
2015-07-24 19:55:11 +08:00
|
|
|
return 0;
|
|
|
|
}
|
2016-08-19 00:17:00 +08:00
|
|
|
} else if (set) {
|
|
|
|
fence = fence_find(to_i915(vma->vm->dev));
|
|
|
|
if (IS_ERR(fence))
|
|
|
|
return PTR_ERR(fence);
|
2015-07-24 19:55:11 +08:00
|
|
|
} else
|
|
|
|
return 0;
|
|
|
|
|
2016-08-19 00:17:00 +08:00
|
|
|
return fence_update(fence, set);
|
2015-07-24 19:55:11 +08:00
|
|
|
}
|
|
|
|
|
2015-07-24 23:40:12 +08:00
|
|
|
/**
|
|
|
|
* i915_gem_restore_fences - restore fence state
|
2016-11-16 16:55:33 +08:00
|
|
|
* @dev_priv: i915 device private
|
2015-07-24 23:40:12 +08:00
|
|
|
*
|
|
|
|
* Restore the hw fence state to match the software tracking again, to be called
|
2016-10-24 20:42:18 +08:00
|
|
|
* after a gpu reset and on resume. Note that on runtime suspend we only cancel
|
|
|
|
* the fences, to be reacquired by the user later.
|
2015-07-24 23:40:12 +08:00
|
|
|
*/
|
2016-11-16 16:55:33 +08:00
|
|
|
void i915_gem_restore_fences(struct drm_i915_private *dev_priv)
|
2015-07-24 19:55:11 +08:00
|
|
|
{
|
|
|
|
int i;
|
|
|
|
|
|
|
|
for (i = 0; i < dev_priv->num_fence_regs; i++) {
|
|
|
|
struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
|
2016-08-19 23:54:23 +08:00
|
|
|
struct i915_vma *vma = reg->vma;
|
2015-07-24 19:55:11 +08:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Commit delayed tiling changes if we have an object still
|
|
|
|
* attached to the fence, otherwise just clear the fence.
|
|
|
|
*/
|
2016-10-12 19:48:26 +08:00
|
|
|
if (vma && !i915_gem_object_is_tiled(vma->obj)) {
|
|
|
|
GEM_BUG_ON(!reg->dirty);
|
2016-10-24 20:42:14 +08:00
|
|
|
GEM_BUG_ON(!list_empty(&vma->obj->userfault_link));
|
2016-10-12 19:48:26 +08:00
|
|
|
|
|
|
|
list_move(®->link, &dev_priv->mm.fence_list);
|
|
|
|
vma->fence = NULL;
|
2016-08-19 23:54:23 +08:00
|
|
|
vma = NULL;
|
2016-10-12 19:48:26 +08:00
|
|
|
}
|
2016-08-19 23:54:23 +08:00
|
|
|
|
2016-10-12 19:48:26 +08:00
|
|
|
fence_write(reg, vma);
|
|
|
|
reg->vma = vma;
|
2015-07-24 19:55:11 +08:00
|
|
|
}
|
|
|
|
}
|
2015-07-24 23:40:14 +08:00
|
|
|
|
|
|
|
/**
|
2015-07-24 23:40:15 +08:00
|
|
|
* DOC: tiling swizzling details
|
2015-07-24 23:40:14 +08:00
|
|
|
*
|
|
|
|
* The idea behind tiling is to increase cache hit rates by rearranging
|
|
|
|
* pixel data so that a group of pixel accesses are in the same cacheline.
|
|
|
|
* Performance improvement from doing this on the back/depth buffer are on
|
|
|
|
* the order of 30%.
|
|
|
|
*
|
|
|
|
* Intel architectures make this somewhat more complicated, though, by
|
|
|
|
* adjustments made to addressing of data when the memory is in interleaved
|
|
|
|
* mode (matched pairs of DIMMS) to improve memory bandwidth.
|
|
|
|
* For interleaved memory, the CPU sends every sequential 64 bytes
|
|
|
|
* to an alternate memory channel so it can get the bandwidth from both.
|
|
|
|
*
|
|
|
|
* The GPU also rearranges its accesses for increased bandwidth to interleaved
|
|
|
|
* memory, and it matches what the CPU does for non-tiled. However, when tiled
|
|
|
|
* it does it a little differently, since one walks addresses not just in the
|
|
|
|
* X direction but also Y. So, along with alternating channels when bit
|
|
|
|
* 6 of the address flips, it also alternates when other bits flip -- Bits 9
|
|
|
|
* (every 512 bytes, an X tile scanline) and 10 (every two X tile scanlines)
|
|
|
|
* are common to both the 915 and 965-class hardware.
|
|
|
|
*
|
|
|
|
* The CPU also sometimes XORs in higher bits as well, to improve
|
|
|
|
* bandwidth doing strided access like we do so frequently in graphics. This
|
|
|
|
* is called "Channel XOR Randomization" in the MCH documentation. The result
|
|
|
|
* is that the CPU is XORing in either bit 11 or bit 17 to bit 6 of its address
|
|
|
|
* decode.
|
|
|
|
*
|
|
|
|
* All of this bit 6 XORing has an effect on our memory management,
|
|
|
|
* as we need to make sure that the 3d driver can correctly address object
|
|
|
|
* contents.
|
|
|
|
*
|
|
|
|
* If we don't have interleaved memory, all tiling is safe and no swizzling is
|
|
|
|
* required.
|
|
|
|
*
|
|
|
|
* When bit 17 is XORed in, we simply refuse to tile at all. Bit
|
2016-01-05 11:29:17 +08:00
|
|
|
* 17 is not just a page offset, so as we page an object out and back in,
|
2015-07-24 23:40:14 +08:00
|
|
|
* individual pages in it will have different bit 17 addresses, resulting in
|
|
|
|
* each 64 bytes being swapped with its neighbor!
|
|
|
|
*
|
|
|
|
* Otherwise, if interleaved, we have to tell the 3d driver what the address
|
|
|
|
* swizzling it needs to do is, since it's writing with the CPU to the pages
|
|
|
|
* (bit 6 and potentially bit 11 XORed in), and the GPU is reading from the
|
|
|
|
* pages (bit 6, 9, and 10 XORed in), resulting in a cumulative bit swizzling
|
|
|
|
* required by the CPU of XORing in bit 6, 9, 10, and potentially 11, in order
|
|
|
|
* to match what the GPU expects.
|
|
|
|
*/
|
|
|
|
|
|
|
|
/**
|
2015-07-24 23:40:15 +08:00
|
|
|
* i915_gem_detect_bit_6_swizzle - detect bit 6 swizzling pattern
|
2016-11-16 16:55:33 +08:00
|
|
|
* @dev_priv: i915 device private
|
2015-07-24 23:40:15 +08:00
|
|
|
*
|
2015-07-24 23:40:14 +08:00
|
|
|
* Detects bit 6 swizzling of address lookup between IGD access and CPU
|
|
|
|
* access through main memory.
|
|
|
|
*/
|
|
|
|
void
|
2016-11-16 16:55:33 +08:00
|
|
|
i915_gem_detect_bit_6_swizzle(struct drm_i915_private *dev_priv)
|
2015-07-24 23:40:14 +08:00
|
|
|
{
|
|
|
|
uint32_t swizzle_x = I915_BIT_6_SWIZZLE_UNKNOWN;
|
|
|
|
uint32_t swizzle_y = I915_BIT_6_SWIZZLE_UNKNOWN;
|
|
|
|
|
2016-10-13 18:03:08 +08:00
|
|
|
if (INTEL_GEN(dev_priv) >= 8 || IS_VALLEYVIEW(dev_priv)) {
|
2015-07-24 23:40:14 +08:00
|
|
|
/*
|
|
|
|
* On BDW+, swizzling is not used. We leave the CPU memory
|
|
|
|
* controller in charge of optimizing memory accesses without
|
|
|
|
* the extra address manipulation GPU side.
|
|
|
|
*
|
|
|
|
* VLV and CHV don't have GPU swizzling.
|
|
|
|
*/
|
|
|
|
swizzle_x = I915_BIT_6_SWIZZLE_NONE;
|
|
|
|
swizzle_y = I915_BIT_6_SWIZZLE_NONE;
|
2016-11-16 16:55:33 +08:00
|
|
|
} else if (INTEL_GEN(dev_priv) >= 6) {
|
2015-07-24 23:40:14 +08:00
|
|
|
if (dev_priv->preserve_bios_swizzle) {
|
|
|
|
if (I915_READ(DISP_ARB_CTL) &
|
|
|
|
DISP_TILE_SURFACE_SWIZZLING) {
|
|
|
|
swizzle_x = I915_BIT_6_SWIZZLE_9_10;
|
|
|
|
swizzle_y = I915_BIT_6_SWIZZLE_9;
|
|
|
|
} else {
|
|
|
|
swizzle_x = I915_BIT_6_SWIZZLE_NONE;
|
|
|
|
swizzle_y = I915_BIT_6_SWIZZLE_NONE;
|
|
|
|
}
|
|
|
|
} else {
|
|
|
|
uint32_t dimm_c0, dimm_c1;
|
|
|
|
dimm_c0 = I915_READ(MAD_DIMM_C0);
|
|
|
|
dimm_c1 = I915_READ(MAD_DIMM_C1);
|
|
|
|
dimm_c0 &= MAD_DIMM_A_SIZE_MASK | MAD_DIMM_B_SIZE_MASK;
|
|
|
|
dimm_c1 &= MAD_DIMM_A_SIZE_MASK | MAD_DIMM_B_SIZE_MASK;
|
|
|
|
/* Enable swizzling when the channels are populated
|
|
|
|
* with identically sized dimms. We don't need to check
|
|
|
|
* the 3rd channel because no cpu with gpu attached
|
|
|
|
* ships in that configuration. Also, swizzling only
|
|
|
|
* makes sense for 2 channels anyway. */
|
|
|
|
if (dimm_c0 == dimm_c1) {
|
|
|
|
swizzle_x = I915_BIT_6_SWIZZLE_9_10;
|
|
|
|
swizzle_y = I915_BIT_6_SWIZZLE_9;
|
|
|
|
} else {
|
|
|
|
swizzle_x = I915_BIT_6_SWIZZLE_NONE;
|
|
|
|
swizzle_y = I915_BIT_6_SWIZZLE_NONE;
|
|
|
|
}
|
|
|
|
}
|
2016-10-13 18:03:10 +08:00
|
|
|
} else if (IS_GEN5(dev_priv)) {
|
2015-07-24 23:40:14 +08:00
|
|
|
/* On Ironlake whatever DRAM config, GPU always do
|
|
|
|
* same swizzling setup.
|
|
|
|
*/
|
|
|
|
swizzle_x = I915_BIT_6_SWIZZLE_9_10;
|
|
|
|
swizzle_y = I915_BIT_6_SWIZZLE_9;
|
2016-10-13 18:03:10 +08:00
|
|
|
} else if (IS_GEN2(dev_priv)) {
|
2015-07-24 23:40:14 +08:00
|
|
|
/* As far as we know, the 865 doesn't have these bit 6
|
|
|
|
* swizzling issues.
|
|
|
|
*/
|
|
|
|
swizzle_x = I915_BIT_6_SWIZZLE_NONE;
|
|
|
|
swizzle_y = I915_BIT_6_SWIZZLE_NONE;
|
2016-10-13 18:03:10 +08:00
|
|
|
} else if (IS_MOBILE(dev_priv) || (IS_GEN3(dev_priv) &&
|
|
|
|
!IS_G33(dev_priv))) {
|
2015-07-24 23:40:14 +08:00
|
|
|
uint32_t dcc;
|
|
|
|
|
|
|
|
/* On 9xx chipsets, channel interleave by the CPU is
|
|
|
|
* determined by DCC. For single-channel, neither the CPU
|
|
|
|
* nor the GPU do swizzling. For dual channel interleaved,
|
|
|
|
* the GPU's interleave is bit 9 and 10 for X tiled, and bit
|
|
|
|
* 9 for Y tiled. The CPU's interleave is independent, and
|
|
|
|
* can be based on either bit 11 (haven't seen this yet) or
|
|
|
|
* bit 17 (common).
|
|
|
|
*/
|
|
|
|
dcc = I915_READ(DCC);
|
|
|
|
switch (dcc & DCC_ADDRESSING_MODE_MASK) {
|
|
|
|
case DCC_ADDRESSING_MODE_SINGLE_CHANNEL:
|
|
|
|
case DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC:
|
|
|
|
swizzle_x = I915_BIT_6_SWIZZLE_NONE;
|
|
|
|
swizzle_y = I915_BIT_6_SWIZZLE_NONE;
|
|
|
|
break;
|
|
|
|
case DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED:
|
|
|
|
if (dcc & DCC_CHANNEL_XOR_DISABLE) {
|
|
|
|
/* This is the base swizzling by the GPU for
|
|
|
|
* tiled buffers.
|
|
|
|
*/
|
|
|
|
swizzle_x = I915_BIT_6_SWIZZLE_9_10;
|
|
|
|
swizzle_y = I915_BIT_6_SWIZZLE_9;
|
|
|
|
} else if ((dcc & DCC_CHANNEL_XOR_BIT_17) == 0) {
|
|
|
|
/* Bit 11 swizzling by the CPU in addition. */
|
|
|
|
swizzle_x = I915_BIT_6_SWIZZLE_9_10_11;
|
|
|
|
swizzle_y = I915_BIT_6_SWIZZLE_9_11;
|
|
|
|
} else {
|
|
|
|
/* Bit 17 swizzling by the CPU in addition. */
|
|
|
|
swizzle_x = I915_BIT_6_SWIZZLE_9_10_17;
|
|
|
|
swizzle_y = I915_BIT_6_SWIZZLE_9_17;
|
|
|
|
}
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* check for L-shaped memory aka modified enhanced addressing */
|
2016-10-13 18:03:10 +08:00
|
|
|
if (IS_GEN4(dev_priv) &&
|
2015-11-19 17:58:05 +08:00
|
|
|
!(I915_READ(DCC2) & DCC2_MODIFIED_ENHANCED_DISABLE)) {
|
|
|
|
swizzle_x = I915_BIT_6_SWIZZLE_UNKNOWN;
|
|
|
|
swizzle_y = I915_BIT_6_SWIZZLE_UNKNOWN;
|
2015-07-24 23:40:14 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
if (dcc == 0xffffffff) {
|
|
|
|
DRM_ERROR("Couldn't read from MCHBAR. "
|
|
|
|
"Disabling tiling.\n");
|
|
|
|
swizzle_x = I915_BIT_6_SWIZZLE_UNKNOWN;
|
|
|
|
swizzle_y = I915_BIT_6_SWIZZLE_UNKNOWN;
|
|
|
|
}
|
|
|
|
} else {
|
|
|
|
/* The 965, G33, and newer, have a very flexible memory
|
|
|
|
* configuration. It will enable dual-channel mode
|
|
|
|
* (interleaving) on as much memory as it can, and the GPU
|
|
|
|
* will additionally sometimes enable different bit 6
|
|
|
|
* swizzling for tiled objects from the CPU.
|
|
|
|
*
|
|
|
|
* Here's what I found on the G965:
|
|
|
|
* slot fill memory size swizzling
|
|
|
|
* 0A 0B 1A 1B 1-ch 2-ch
|
|
|
|
* 512 0 0 0 512 0 O
|
|
|
|
* 512 0 512 0 16 1008 X
|
|
|
|
* 512 0 0 512 16 1008 X
|
|
|
|
* 0 512 0 512 16 1008 X
|
|
|
|
* 1024 1024 1024 0 2048 1024 O
|
|
|
|
*
|
|
|
|
* We could probably detect this based on either the DRB
|
|
|
|
* matching, which was the case for the swizzling required in
|
|
|
|
* the table above, or from the 1-ch value being less than
|
|
|
|
* the minimum size of a rank.
|
2015-11-19 17:58:05 +08:00
|
|
|
*
|
|
|
|
* Reports indicate that the swizzling actually
|
|
|
|
* varies depending upon page placement inside the
|
|
|
|
* channels, i.e. we see swizzled pages where the
|
|
|
|
* banks of memory are paired and unswizzled on the
|
|
|
|
* uneven portion, so leave that as unknown.
|
2015-07-24 23:40:14 +08:00
|
|
|
*/
|
2015-11-19 17:58:05 +08:00
|
|
|
if (I915_READ16(C0DRB3) == I915_READ16(C1DRB3)) {
|
2015-07-24 23:40:14 +08:00
|
|
|
swizzle_x = I915_BIT_6_SWIZZLE_9_10;
|
|
|
|
swizzle_y = I915_BIT_6_SWIZZLE_9;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2015-11-19 17:58:05 +08:00
|
|
|
if (swizzle_x == I915_BIT_6_SWIZZLE_UNKNOWN ||
|
|
|
|
swizzle_y == I915_BIT_6_SWIZZLE_UNKNOWN) {
|
|
|
|
/* Userspace likes to explode if it sees unknown swizzling,
|
|
|
|
* so lie. We will finish the lie when reporting through
|
|
|
|
* the get-tiling-ioctl by reporting the physical swizzle
|
|
|
|
* mode as unknown instead.
|
|
|
|
*
|
|
|
|
* As we don't strictly know what the swizzling is, it may be
|
|
|
|
* bit17 dependent, and so we need to also prevent the pages
|
|
|
|
* from being moved.
|
|
|
|
*/
|
|
|
|
dev_priv->quirks |= QUIRK_PIN_SWIZZLED_PAGES;
|
|
|
|
swizzle_x = I915_BIT_6_SWIZZLE_NONE;
|
|
|
|
swizzle_y = I915_BIT_6_SWIZZLE_NONE;
|
|
|
|
}
|
|
|
|
|
2015-07-24 23:40:14 +08:00
|
|
|
dev_priv->mm.bit_6_swizzle_x = swizzle_x;
|
|
|
|
dev_priv->mm.bit_6_swizzle_y = swizzle_y;
|
|
|
|
}
|
|
|
|
|
2015-07-24 23:40:15 +08:00
|
|
|
/*
|
2015-07-24 23:40:14 +08:00
|
|
|
* Swap every 64 bytes of this page around, to account for it having a new
|
|
|
|
* bit 17 of its physical address and therefore being interpreted differently
|
|
|
|
* by the GPU.
|
|
|
|
*/
|
|
|
|
static void
|
|
|
|
i915_gem_swizzle_page(struct page *page)
|
|
|
|
{
|
|
|
|
char temp[64];
|
|
|
|
char *vaddr;
|
|
|
|
int i;
|
|
|
|
|
|
|
|
vaddr = kmap(page);
|
|
|
|
|
|
|
|
for (i = 0; i < PAGE_SIZE; i += 128) {
|
|
|
|
memcpy(temp, &vaddr[i], 64);
|
|
|
|
memcpy(&vaddr[i], &vaddr[i + 64], 64);
|
|
|
|
memcpy(&vaddr[i + 64], temp, 64);
|
|
|
|
}
|
|
|
|
|
|
|
|
kunmap(page);
|
|
|
|
}
|
|
|
|
|
2015-07-24 23:40:15 +08:00
|
|
|
/**
|
|
|
|
* i915_gem_object_do_bit_17_swizzle - fixup bit 17 swizzling
|
|
|
|
* @obj: i915 GEM buffer object
|
2016-10-28 20:58:36 +08:00
|
|
|
* @pages: the scattergather list of physical pages
|
2015-07-24 23:40:15 +08:00
|
|
|
*
|
|
|
|
* This function fixes up the swizzling in case any page frame number for this
|
|
|
|
* object has changed in bit 17 since that state has been saved with
|
|
|
|
* i915_gem_object_save_bit_17_swizzle().
|
|
|
|
*
|
|
|
|
* This is called when pinning backing storage again, since the kernel is free
|
|
|
|
* to move unpinned backing storage around (either by directly moving pages or
|
|
|
|
* by swapping them out and back in again).
|
|
|
|
*/
|
2015-07-24 23:40:14 +08:00
|
|
|
void
|
2016-10-28 20:58:36 +08:00
|
|
|
i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj,
|
|
|
|
struct sg_table *pages)
|
2015-07-24 23:40:14 +08:00
|
|
|
{
|
2016-05-20 18:54:06 +08:00
|
|
|
struct sgt_iter sgt_iter;
|
|
|
|
struct page *page;
|
2015-07-24 23:40:14 +08:00
|
|
|
int i;
|
|
|
|
|
|
|
|
if (obj->bit_17 == NULL)
|
|
|
|
return;
|
|
|
|
|
|
|
|
i = 0;
|
2016-10-28 20:58:36 +08:00
|
|
|
for_each_sgt_page(page, sgt_iter, pages) {
|
2015-07-24 23:40:14 +08:00
|
|
|
char new_bit_17 = page_to_phys(page) >> 17;
|
2016-10-28 20:58:36 +08:00
|
|
|
if ((new_bit_17 & 0x1) != (test_bit(i, obj->bit_17) != 0)) {
|
2015-07-24 23:40:14 +08:00
|
|
|
i915_gem_swizzle_page(page);
|
|
|
|
set_page_dirty(page);
|
|
|
|
}
|
|
|
|
i++;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2015-07-24 23:40:15 +08:00
|
|
|
/**
|
|
|
|
* i915_gem_object_save_bit_17_swizzle - save bit 17 swizzling
|
|
|
|
* @obj: i915 GEM buffer object
|
2016-10-28 20:58:36 +08:00
|
|
|
* @pages: the scattergather list of physical pages
|
2015-07-24 23:40:15 +08:00
|
|
|
*
|
|
|
|
* This function saves the bit 17 of each page frame number so that swizzling
|
|
|
|
* can be fixed up later on with i915_gem_object_do_bit_17_swizzle(). This must
|
|
|
|
* be called before the backing storage can be unpinned.
|
|
|
|
*/
|
2015-07-24 23:40:14 +08:00
|
|
|
void
|
2016-10-28 20:58:36 +08:00
|
|
|
i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj,
|
|
|
|
struct sg_table *pages)
|
2015-07-24 23:40:14 +08:00
|
|
|
{
|
2016-10-28 20:58:36 +08:00
|
|
|
const unsigned int page_count = obj->base.size >> PAGE_SHIFT;
|
2016-05-20 18:54:06 +08:00
|
|
|
struct sgt_iter sgt_iter;
|
|
|
|
struct page *page;
|
2015-07-24 23:40:14 +08:00
|
|
|
int i;
|
|
|
|
|
|
|
|
if (obj->bit_17 == NULL) {
|
|
|
|
obj->bit_17 = kcalloc(BITS_TO_LONGS(page_count),
|
|
|
|
sizeof(long), GFP_KERNEL);
|
|
|
|
if (obj->bit_17 == NULL) {
|
|
|
|
DRM_ERROR("Failed to allocate memory for bit 17 "
|
|
|
|
"record\n");
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
i = 0;
|
2016-05-20 18:54:06 +08:00
|
|
|
|
2016-10-28 20:58:36 +08:00
|
|
|
for_each_sgt_page(page, sgt_iter, pages) {
|
2016-05-20 18:54:06 +08:00
|
|
|
if (page_to_phys(page) & (1 << 17))
|
2015-07-24 23:40:14 +08:00
|
|
|
__set_bit(i, obj->bit_17);
|
|
|
|
else
|
|
|
|
__clear_bit(i, obj->bit_17);
|
|
|
|
i++;
|
|
|
|
}
|
|
|
|
}
|