mirror of
https://github.com/u-boot/u-boot.git
synced 2024-12-25 04:33:30 +08:00
83d290c56f
When U-Boot started using SPDX tags we were among the early adopters and there weren't a lot of other examples to borrow from. So we picked the area of the file that usually had a full license text and replaced it with an appropriate SPDX-License-Identifier: entry. Since then, the Linux Kernel has adopted SPDX tags and they place it as the very first line in a file (except where shebangs are used, then it's second line) and with slightly different comment styles than us. In part due to community overlap, in part due to better tag visibility and in part for other minor reasons, switch over to that style. This commit changes all instances where we have a single declared license in the tag as both the before and after are identical in tag contents. There's also a few places where I found we did not have a tag and have introduced one. Signed-off-by: Tom Rini <trini@konsulko.com>
53 lines
1.2 KiB
C
53 lines
1.2 KiB
C
/* SPDX-License-Identifier: GPL-2.0+ */
|
|
/*
|
|
* (C) Copyright 2009
|
|
* Marvell Semiconductor <www.marvell.com>
|
|
* Written-by: Prafulla Wadaskar <prafulla@marvell.com>
|
|
*/
|
|
|
|
#ifndef _ASM_CACHE_H
|
|
#define _ASM_CACHE_H
|
|
|
|
#include <asm/system.h>
|
|
|
|
#ifndef CONFIG_ARM64
|
|
|
|
/*
|
|
* Invalidate L2 Cache using co-proc instruction
|
|
*/
|
|
#if CONFIG_IS_ENABLED(SYS_THUMB_BUILD)
|
|
void invalidate_l2_cache(void);
|
|
#else
|
|
static inline void invalidate_l2_cache(void)
|
|
{
|
|
unsigned int val=0;
|
|
|
|
asm volatile("mcr p15, 1, %0, c15, c11, 0 @ invl l2 cache"
|
|
: : "r" (val) : "cc");
|
|
isb();
|
|
}
|
|
#endif
|
|
|
|
int check_cache_range(unsigned long start, unsigned long stop);
|
|
|
|
void l2_cache_enable(void);
|
|
void l2_cache_disable(void);
|
|
void set_section_dcache(int section, enum dcache_option option);
|
|
|
|
void arm_init_before_mmu(void);
|
|
void arm_init_domains(void);
|
|
void cpu_cache_initialization(void);
|
|
void dram_bank_mmu_setup(int bank);
|
|
|
|
#endif
|
|
|
|
/*
|
|
* The value of the largest data cache relevant to DMA operations shall be set
|
|
* for us in CONFIG_SYS_CACHELINE_SIZE. In some cases this may be a larger
|
|
* value than found in the L1 cache but this is OK to use in terms of
|
|
* alignment.
|
|
*/
|
|
#define ARCH_DMA_MINALIGN CONFIG_SYS_CACHELINE_SIZE
|
|
|
|
#endif /* _ASM_CACHE_H */
|