mirror of
https://github.com/u-boot/u-boot.git
synced 2024-11-24 12:44:23 +08:00
f2879f5952
Signed-off-by: Daniel Hellstrom <daniel@gaisler.com>
251 lines
7.9 KiB
C
251 lines
7.9 KiB
C
/* AMBA Plug & Play Bus Vendor and Device IDs.
|
|
*
|
|
* (C) Copyright 2010, 2015
|
|
* Daniel Hellstrom, Cobham Gaisler, daniel@gaisler.com.
|
|
*
|
|
* SPDX-License-Identifier: GPL-2.0+
|
|
*/
|
|
|
|
|
|
#ifndef __AMBAPP_IDS_H__
|
|
#define __AMBAPP_IDS_H__
|
|
|
|
/* Vendor ID defines */
|
|
#define VENDOR_GAISLER 0x01
|
|
#define VENDOR_PENDER 0x02
|
|
#define VENDOR_ESA 0x04
|
|
#define VENDOR_ASTRIUM 0x06
|
|
#define VENDOR_OPENCHIP 0x07
|
|
#define VENDOR_OPENCORES 0x08
|
|
#define VENDOR_CONTRIB 0x09
|
|
#define VENDOR_EONIC 0x0b
|
|
#define VENDOR_RADIONOR 0x0f
|
|
#define VENDOR_GLEICHMANN 0x10
|
|
#define VENDOR_MENTA 0x11
|
|
#define VENDOR_SUN 0x13
|
|
#define VENDOR_MOVIDIA 0x14
|
|
#define VENDOR_ORBITA 0x17
|
|
#define VENDOR_SYNOPSYS 0x21
|
|
#define VENDOR_NASA 0x22
|
|
#define VENDOR_S3 0x31
|
|
#define VENDOR_CAL 0xca
|
|
#define VENDOR_EMBEDDIT 0xea
|
|
#define VENDOR_CETON 0xcb
|
|
#define VENDOR_ACTEL 0xac
|
|
#define VENDOR_APPLECORE 0xae
|
|
|
|
/* Aeroflex Gaisler device ID defines */
|
|
#define GAISLER_LEON2DSU 0x002
|
|
#define GAISLER_LEON3 0x003
|
|
#define GAISLER_LEON3DSU 0x004
|
|
#define GAISLER_ETHAHB 0x005
|
|
#define GAISLER_APBMST 0x006
|
|
#define GAISLER_AHBUART 0x007
|
|
#define GAISLER_SRCTRL 0x008
|
|
#define GAISLER_SDCTRL 0x009
|
|
#define GAISLER_SSRCTRL 0x00a
|
|
#define GAISLER_APBUART 0x00c
|
|
#define GAISLER_IRQMP 0x00d
|
|
#define GAISLER_AHBRAM 0x00e
|
|
#define GAISLER_AHBDPRAM 0x00f
|
|
#define GAISLER_GPTIMER 0x011
|
|
#define GAISLER_PCITRG 0x012
|
|
#define GAISLER_PCISBRG 0x013
|
|
#define GAISLER_PCIFBRG 0x014
|
|
#define GAISLER_PCITRACE 0x015
|
|
#define GAISLER_DMACTRL 0x016
|
|
#define GAISLER_AHBTRACE 0x017
|
|
#define GAISLER_DSUCTRL 0x018
|
|
#define GAISLER_CANAHB 0x019
|
|
#define GAISLER_GPIO 0x01a
|
|
#define GAISLER_AHBROM 0x01b
|
|
#define GAISLER_AHBJTAG 0x01c
|
|
#define GAISLER_ETHMAC 0x01d
|
|
#define GAISLER_SWNODE 0x01e
|
|
#define GAISLER_SPW 0x01f
|
|
#define GAISLER_AHB2AHB 0x020
|
|
#define GAISLER_USBDC 0x021
|
|
#define GAISLER_USB_DCL 0x022
|
|
#define GAISLER_DDRMP 0x023
|
|
#define GAISLER_ATACTRL 0x024
|
|
#define GAISLER_DDRSP 0x025
|
|
#define GAISLER_EHCI 0x026
|
|
#define GAISLER_UHCI 0x027
|
|
#define GAISLER_I2CMST 0x028
|
|
#define GAISLER_SPW2 0x029
|
|
#define GAISLER_AHBDMA 0x02a
|
|
#define GAISLER_NUHOSP3 0x02b
|
|
#define GAISLER_CLKGATE 0x02c
|
|
#define GAISLER_SPICTRL 0x02d
|
|
#define GAISLER_DDR2SP 0x02e
|
|
#define GAISLER_SLINK 0x02f
|
|
#define GAISLER_GRTM 0x030
|
|
#define GAISLER_GRTC 0x031
|
|
#define GAISLER_GRPW 0x032
|
|
#define GAISLER_GRCTM 0x033
|
|
#define GAISLER_GRHCAN 0x034
|
|
#define GAISLER_GRFIFO 0x035
|
|
#define GAISLER_GRADCDAC 0x036
|
|
#define GAISLER_GRPULSE 0x037
|
|
#define GAISLER_GRTIMER 0x038
|
|
#define GAISLER_AHB2PP 0x039
|
|
#define GAISLER_GRVERSION 0x03a
|
|
#define GAISLER_APB2PW 0x03b
|
|
#define GAISLER_PW2APB 0x03c
|
|
#define GAISLER_GRCAN 0x03d
|
|
#define GAISLER_I2CSLV 0x03e
|
|
#define GAISLER_U16550 0x03f
|
|
#define GAISLER_AHBMST_EM 0x040
|
|
#define GAISLER_AHBSLV_EM 0x041
|
|
#define GAISLER_GRTESTMOD 0x042
|
|
#define GAISLER_ASCS 0x043
|
|
#define GAISLER_IPMVBCTRL 0x044
|
|
#define GAISLER_SPIMCTRL 0x045
|
|
#define GAISLER_L4STAT 0x047
|
|
#define GAISLER_LEON4 0x048
|
|
#define GAISLER_LEON4DSU 0x049
|
|
#define GAISLER_PWM 0x04a
|
|
#define GAISLER_L2CACHE 0x04b
|
|
#define GAISLER_SDCTRL64 0x04c
|
|
#define GAISLER_GR1553B 0x04d
|
|
#define GAISLER_1553TST 0x04e
|
|
#define GAISLER_GRIOMMU 0x04f
|
|
#define GAISLER_FTAHBRAM 0x050
|
|
#define GAISLER_FTSRCTRL 0x051
|
|
#define GAISLER_AHBSTAT 0x052
|
|
#define GAISLER_LEON3FT 0x053
|
|
#define GAISLER_FTMCTRL 0x054
|
|
#define GAISLER_FTSDCTRL 0x055
|
|
#define GAISLER_FTSRCTRL8 0x056
|
|
#define GAISLER_MEMSCRUB 0x057
|
|
#define GAISLER_FTSDCTRL64 0x058
|
|
#define GAISLER_APBPS2 0x060
|
|
#define GAISLER_VGACTRL 0x061
|
|
#define GAISLER_LOGAN 0x062
|
|
#define GAISLER_SVGACTRL 0x063
|
|
#define GAISLER_T1AHB 0x064
|
|
#define GAISLER_MP7WRAP 0x065
|
|
#define GAISLER_GRSYSMON 0x066
|
|
#define GAISLER_GRACECTRL 0x067
|
|
#define GAISLER_ATAHBSLV 0x068
|
|
#define GAISLER_ATAHBMST 0x069
|
|
#define GAISLER_ATAPBSLV 0x06a
|
|
#define GAISLER_B1553BC 0x070
|
|
#define GAISLER_B1553RT 0x071
|
|
#define GAISLER_B1553BRM 0x072
|
|
#define GAISLER_AES 0x073
|
|
#define GAISLER_ECC 0x074
|
|
#define GAISLER_PCIF 0x075
|
|
#define GAISLER_CLKMOD 0x076
|
|
#define GAISLER_HAPSTRAK 0x077
|
|
#define GAISLER_TEST_1X2 0x078
|
|
#define GAISLER_WILD2AHB 0x079
|
|
#define GAISLER_BIO1 0x07a
|
|
#define GAISLER_AESDMA 0x07b
|
|
#define GAISLER_SATCAN 0x080
|
|
#define GAISLER_CANMUX 0x081
|
|
#define GAISLER_GRTMRX 0x082
|
|
#define GAISLER_GRTCTX 0x083
|
|
#define GAISLER_GRTMDESC 0x084
|
|
#define GAISLER_GRTMVC 0x085
|
|
#define GAISLER_GEFFE 0x086
|
|
#define GAISLER_GPREG 0x087
|
|
#define GAISLER_GRTMPAHB 0x088
|
|
#define GAISLER_SPWCUC 0x089
|
|
#define GAISLER_SPW2_DMA 0x08a
|
|
#define GAISLER_SPWROUTER 0x08b
|
|
|
|
/* European Space Agency device ID defines */
|
|
#define ESA_LEON2 0x002
|
|
#define ESA_LEON2APB 0x003
|
|
#define ESA_IRQ 0x005
|
|
#define ESA_TIMER 0x006
|
|
#define ESA_UART 0x007
|
|
#define ESA_CFG 0x008
|
|
#define ESA_IO 0x009
|
|
#define ESA_MCTRL 0x00f
|
|
#define ESA_PCIARB 0x010
|
|
#define ESA_HURRICANE 0x011
|
|
#define ESA_SPW_RMAP 0x012
|
|
#define ESA_AHBUART 0x013
|
|
#define ESA_SPWA 0x014
|
|
#define ESA_BOSCHCAN 0x015
|
|
#define ESA_IRQ2 0x016
|
|
#define ESA_AHBSTAT 0x017
|
|
#define ESA_WPROT 0x018
|
|
#define ESA_WPROT2 0x019
|
|
#define ESA_PDEC3AMBA 0x020
|
|
#define ESA_PTME3AMBA 0x021
|
|
|
|
/* OpenChip device ID defines */
|
|
#define OPENCHIP_APBGPIO 0x001
|
|
#define OPENCHIP_APBI2C 0x002
|
|
#define OPENCHIP_APBSPI 0x003
|
|
#define OPENCHIP_APBCHARLCD 0x004
|
|
#define OPENCHIP_APBPWM 0x005
|
|
#define OPENCHIP_APBPS2 0x006
|
|
#define OPENCHIP_APBMMCSD 0x007
|
|
#define OPENCHIP_APBNAND 0x008
|
|
#define OPENCHIP_APBLPC 0x009
|
|
#define OPENCHIP_APBCF 0x00a
|
|
#define OPENCHIP_APBSYSACE 0x00b
|
|
#define OPENCHIP_APB1WIRE 0x00c
|
|
#define OPENCHIP_APBJTAG 0x00d
|
|
#define OPENCHIP_APBSUI 0x00e
|
|
|
|
/* Various contributions device ID defines */
|
|
#define CONTRIB_CORE1 0x001
|
|
#define CONTRIB_CORE2 0x002
|
|
|
|
/* Gleichmann Electronics device ID defines */
|
|
#define GLEICHMANN_CUSTOM 0x001
|
|
#define GLEICHMANN_GEOLCD01 0x002
|
|
#define GLEICHMANN_DAC 0x003
|
|
#define GLEICHMANN_HPI 0x004
|
|
#define GLEICHMANN_SPI 0x005
|
|
#define GLEICHMANN_HIFC 0x006
|
|
#define GLEICHMANN_ADCDAC 0x007
|
|
#define GLEICHMANN_SPIOC 0x008
|
|
#define GLEICHMANN_AC97 0x009
|
|
|
|
/* Sun Microsystems device ID defines */
|
|
#define SUN_T1 0x001
|
|
#define SUN_S1 0x011
|
|
|
|
/* Orbita device ID defines */
|
|
#define ORBITA_1553B 0x001
|
|
#define ORBITA_429 0x002
|
|
#define ORBITA_SPI 0x003
|
|
#define ORBITA_I2C 0x004
|
|
#define ORBITA_SMARTCARD 0x064
|
|
#define ORBITA_SDCARD 0x065
|
|
#define ORBITA_UART16550 0x066
|
|
#define ORBITA_CRYPTO 0x067
|
|
#define ORBITA_SYSIF 0x068
|
|
#define ORBITA_PIO 0x069
|
|
#define ORBITA_RTC 0x0c8
|
|
#define ORBITA_COLORLCD 0x12c
|
|
#define ORBITA_PCI 0x190
|
|
#define ORBITA_DSP 0x1f4
|
|
#define ORBITA_USBHOST 0x258
|
|
#define ORBITA_USBDEV 0x2bc
|
|
|
|
/* NASA device ID defines */
|
|
#define NASA_EP32 0x001
|
|
|
|
/* CAL device ID defines */
|
|
#define CAL_DDRCTRL 0x188
|
|
|
|
/* Actel Corporation device ID defines */
|
|
#define ACTEL_COREMP7 0x001
|
|
|
|
/* AppleCore device ID defines */
|
|
#define APPLECORE_UTLEON3 0x001
|
|
#define APPLECORE_UTLEON3DSU 0x002
|
|
|
|
/* Opencores device id's */
|
|
#define OPENCORES_PCIBR 0x4
|
|
#define OPENCORES_ETHMAC 0x5
|
|
|
|
#endif
|