mirror of
https://github.com/u-boot/u-boot.git
synced 2024-11-24 20:54:24 +08:00
pcnet: enable the NOUFLO feature
On relatively slow boards (such as the MIPS Malta with an FPGA core card) it can be extremely common for transmits to underflow - to the point where it appears they simply do not work at all. Setting the NOUFLO bit causes the ethernet controller to not begin transmission on the wire until a transmit start point is reached. Setting that transmit start point to the full packet will cause the controller to only transmit the packet once it has buffered it entirely thus preventing any transmit underflows from occuring and allowing the controller to function on slower boards. Signed-off-by: Paul Burton <paul.burton@imgtec.com>
This commit is contained in:
parent
f3ac866c78
commit
62715a2c57
@ -311,6 +311,21 @@ static int pcnet_init(struct eth_device *dev, bd_t *bis)
|
||||
val |= 0x20;
|
||||
pcnet_write_bcr(dev, 32, val);
|
||||
|
||||
/*
|
||||
* Enable NOUFLO on supported controllers, with the transmit
|
||||
* start point set to the full packet. This will cause entire
|
||||
* packets to be buffered by the ethernet controller before
|
||||
* transmission, eliminating underflows which are common on
|
||||
* slower devices. Controllers which do not support NOUFLO will
|
||||
* simply be left with a larger transmit FIFO threshold.
|
||||
*/
|
||||
val = pcnet_read_bcr(dev, 18);
|
||||
val |= 1 << 11;
|
||||
pcnet_write_bcr(dev, 18, val);
|
||||
val = pcnet_read_csr(dev, 80);
|
||||
val |= 0x3 << 10;
|
||||
pcnet_write_csr(dev, 80, val);
|
||||
|
||||
/*
|
||||
* We only maintain one structure because the drivers will never
|
||||
* be used concurrently. In 32bit mode the RX and TX ring entries
|
||||
|
Loading…
Reference in New Issue
Block a user