2018-05-07 05:58:06 +08:00
|
|
|
// SPDX-License-Identifier: GPL-2.0+
|
2016-11-26 02:56:57 +08:00
|
|
|
/*
|
|
|
|
* Copyright (C) 2014-2015 Freescale Semiconductor, Inc.
|
|
|
|
* Copyright (C) Jasbir Matharu
|
|
|
|
* Copyright (C) UDOO Team
|
|
|
|
*
|
|
|
|
* Author: Breno Lima <breno.lima@nxp.com>
|
|
|
|
* Author: Francesco Montefoschi <francesco.monte@gmail.com>
|
|
|
|
*/
|
|
|
|
|
2019-11-15 03:57:46 +08:00
|
|
|
#include <init.h>
|
2016-11-26 02:56:57 +08:00
|
|
|
#include <asm/arch/clock.h>
|
2016-12-07 01:38:26 +08:00
|
|
|
#include <asm/arch/crm_regs.h>
|
2016-11-26 02:56:57 +08:00
|
|
|
#include <asm/arch/imx-regs.h>
|
|
|
|
#include <asm/arch/iomux.h>
|
|
|
|
#include <asm/arch/mx6-pins.h>
|
2020-10-31 11:38:53 +08:00
|
|
|
#include <asm/global_data.h>
|
2016-11-26 02:56:57 +08:00
|
|
|
#include <asm/gpio.h>
|
2017-06-29 16:16:06 +08:00
|
|
|
#include <asm/mach-imx/iomux-v3.h>
|
2023-08-03 09:47:16 +08:00
|
|
|
#include <asm/sections.h>
|
2021-04-02 04:08:13 +08:00
|
|
|
#include <dm.h>
|
2019-08-01 23:46:51 +08:00
|
|
|
#include <env.h>
|
2021-12-21 20:32:47 +08:00
|
|
|
#include <mmc.h>
|
|
|
|
#include <fsl_esdhc_imx.h>
|
2016-11-26 02:56:57 +08:00
|
|
|
#include <asm/arch/crm_regs.h>
|
|
|
|
#include <asm/io.h>
|
2017-06-29 16:16:06 +08:00
|
|
|
#include <asm/mach-imx/mxc_i2c.h>
|
2016-11-26 02:56:57 +08:00
|
|
|
#include <asm/arch/sys_proto.h>
|
|
|
|
#include <spl.h>
|
2020-05-11 01:40:11 +08:00
|
|
|
#include <linux/delay.h>
|
2016-11-26 02:56:57 +08:00
|
|
|
#include <linux/sizes.h>
|
|
|
|
#include <common.h>
|
2016-12-07 01:38:25 +08:00
|
|
|
#include <i2c.h>
|
|
|
|
#include <power/pmic.h>
|
|
|
|
#include <power/pfuze3000_pmic.h>
|
2016-12-07 01:38:26 +08:00
|
|
|
#include <malloc.h>
|
2016-11-26 02:56:57 +08:00
|
|
|
|
|
|
|
DECLARE_GLOBAL_DATA_PTR;
|
|
|
|
|
|
|
|
enum {
|
|
|
|
UDOO_NEO_TYPE_BASIC,
|
|
|
|
UDOO_NEO_TYPE_BASIC_KS,
|
|
|
|
UDOO_NEO_TYPE_FULL,
|
|
|
|
UDOO_NEO_TYPE_EXTENDED,
|
|
|
|
};
|
|
|
|
|
|
|
|
#define USDHC_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE | \
|
|
|
|
PAD_CTL_PUS_22K_UP | PAD_CTL_SPEED_LOW | \
|
|
|
|
PAD_CTL_DSE_80ohm | PAD_CTL_SRE_FAST | PAD_CTL_HYS)
|
|
|
|
|
2016-12-07 01:38:26 +08:00
|
|
|
#define ENET_PAD_CTRL (PAD_CTL_PUS_100K_UP | PAD_CTL_PUE | \
|
|
|
|
PAD_CTL_SPEED_MED | \
|
|
|
|
PAD_CTL_DSE_40ohm | PAD_CTL_SRE_FAST)
|
|
|
|
|
|
|
|
#define ENET_CLK_PAD_CTRL (PAD_CTL_SPEED_MED | \
|
|
|
|
PAD_CTL_DSE_120ohm | PAD_CTL_SRE_FAST)
|
|
|
|
|
|
|
|
#define ENET_RX_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE | \
|
|
|
|
PAD_CTL_SPEED_MED | PAD_CTL_SRE_FAST)
|
|
|
|
|
2016-11-26 02:56:57 +08:00
|
|
|
#define WDOG_PAD_CTRL (PAD_CTL_PUE | PAD_CTL_PKE | PAD_CTL_SPEED_MED | \
|
|
|
|
PAD_CTL_DSE_40ohm)
|
|
|
|
|
|
|
|
#define BOARD_DETECT_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE | \
|
|
|
|
PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
|
|
|
|
PAD_CTL_DSE_34ohm | PAD_CTL_HYS | PAD_CTL_SRE_FAST)
|
|
|
|
#define BOARD_DETECT_PAD_CFG (MUX_PAD_CTRL(BOARD_DETECT_PAD_CTRL) | \
|
|
|
|
MUX_MODE_SION)
|
|
|
|
|
2022-01-03 23:15:11 +08:00
|
|
|
#define OCRAM_START 0x8f8000
|
|
|
|
|
2016-11-26 02:56:57 +08:00
|
|
|
int dram_init(void)
|
|
|
|
{
|
|
|
|
gd->ram_size = imx_ddr_size();
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2016-12-07 01:38:25 +08:00
|
|
|
int power_init_board(void)
|
|
|
|
{
|
2022-11-15 04:53:47 +08:00
|
|
|
struct udevice *dev;
|
|
|
|
int ret, dev_id, rev_id;
|
2016-12-07 01:38:25 +08:00
|
|
|
|
2022-11-15 04:53:47 +08:00
|
|
|
ret = pmic_get("pfuze3000@8", &dev);
|
|
|
|
if (ret == -ENODEV)
|
|
|
|
return 0;
|
|
|
|
if (ret != 0)
|
2016-12-07 01:38:25 +08:00
|
|
|
return ret;
|
|
|
|
|
2022-11-15 04:53:47 +08:00
|
|
|
dev_id = pmic_reg_read(dev, PFUZE3000_DEVICEID);
|
|
|
|
rev_id = pmic_reg_read(dev, PFUZE3000_REVID);
|
|
|
|
printf("PMIC: PFUZE3000 DEV_ID=0x%x REV_ID=0x%x\n", dev_id, rev_id);
|
2016-12-07 01:38:25 +08:00
|
|
|
|
2022-11-15 04:53:47 +08:00
|
|
|
pmic_clrsetbits(dev, PFUZE3000_LDOGCTL, 0, 1);
|
2016-12-07 01:38:25 +08:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2021-12-21 20:32:47 +08:00
|
|
|
static iomux_v3_cfg_t const usdhc2_pads[] = {
|
|
|
|
MX6_PAD_SD2_CLK__USDHC2_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
|
|
|
|
MX6_PAD_SD2_CMD__USDHC2_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
|
|
|
|
MX6_PAD_SD2_DATA0__USDHC2_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
|
|
|
|
MX6_PAD_SD2_DATA1__USDHC2_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
|
|
|
|
MX6_PAD_SD2_DATA2__USDHC2_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
|
|
|
|
MX6_PAD_SD2_DATA3__USDHC2_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
|
|
|
|
/* CD pin */
|
|
|
|
MX6_PAD_SD1_DATA0__GPIO6_IO_2 | MUX_PAD_CTRL(NO_PAD_CTRL),
|
|
|
|
/* Power */
|
|
|
|
MX6_PAD_SD1_CMD__GPIO6_IO_1 | MUX_PAD_CTRL(NO_PAD_CTRL),
|
|
|
|
};
|
|
|
|
|
2016-12-07 01:38:26 +08:00
|
|
|
static iomux_v3_cfg_t const phy_control_pads[] = {
|
|
|
|
/* 25MHz Ethernet PHY Clock */
|
|
|
|
MX6_PAD_ENET2_RX_CLK__ENET2_REF_CLK_25M |
|
|
|
|
MUX_PAD_CTRL(ENET_CLK_PAD_CTRL),
|
|
|
|
};
|
|
|
|
|
2016-11-26 02:56:57 +08:00
|
|
|
static iomux_v3_cfg_t const wdog_b_pad = {
|
|
|
|
MX6_PAD_GPIO1_IO13__GPIO1_IO_13 | MUX_PAD_CTRL(WDOG_PAD_CTRL),
|
|
|
|
};
|
|
|
|
|
|
|
|
static iomux_v3_cfg_t const peri_3v3_pads[] = {
|
|
|
|
MX6_PAD_QSPI1A_DATA0__GPIO4_IO_16 | MUX_PAD_CTRL(NO_PAD_CTRL),
|
|
|
|
};
|
|
|
|
|
2021-04-02 04:08:13 +08:00
|
|
|
static int setup_fec(void)
|
2016-12-07 01:38:26 +08:00
|
|
|
{
|
|
|
|
struct anatop_regs *anatop = (struct anatop_regs *)ANATOP_BASE_ADDR;
|
|
|
|
int reg;
|
|
|
|
|
|
|
|
imx_iomux_v3_setup_multiple_pads(phy_control_pads,
|
|
|
|
ARRAY_SIZE(phy_control_pads));
|
|
|
|
|
|
|
|
/* Reset PHY */
|
2021-12-21 20:32:46 +08:00
|
|
|
gpio_request(IMX_GPIO_NR(2, 1), "enet_rst");
|
2016-12-07 01:38:26 +08:00
|
|
|
gpio_direction_output(IMX_GPIO_NR(2, 1) , 0);
|
|
|
|
udelay(10000);
|
|
|
|
gpio_set_value(IMX_GPIO_NR(2, 1), 1);
|
|
|
|
udelay(100);
|
|
|
|
|
|
|
|
reg = readl(&anatop->pll_enet);
|
|
|
|
reg |= BM_ANADIG_PLL_ENET_REF_25M_ENABLE;
|
|
|
|
writel(reg, &anatop->pll_enet);
|
|
|
|
|
2021-04-02 04:08:13 +08:00
|
|
|
return enable_fec_anatop_clock(0, ENET_25MHZ);
|
2016-12-07 01:38:26 +08:00
|
|
|
}
|
|
|
|
|
2016-11-26 02:56:57 +08:00
|
|
|
int board_init(void)
|
|
|
|
{
|
|
|
|
/* Address of boot parameters */
|
|
|
|
gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Because kernel set WDOG_B mux before pad with the commone pinctrl
|
|
|
|
* framwork now and wdog reset will be triggered once set WDOG_B mux
|
|
|
|
* with default pad setting, we set pad setting here to workaround this.
|
|
|
|
* Since imx_iomux_v3_setup_pad also set mux before pad setting, we set
|
|
|
|
* as GPIO mux firstly here to workaround it.
|
|
|
|
*/
|
|
|
|
imx_iomux_v3_setup_pad(wdog_b_pad);
|
|
|
|
|
|
|
|
/* Enable PERI_3V3, which is used by SD2, ENET, LVDS, BT */
|
|
|
|
imx_iomux_v3_setup_multiple_pads(peri_3v3_pads,
|
|
|
|
ARRAY_SIZE(peri_3v3_pads));
|
|
|
|
|
|
|
|
/* Active high for ncp692 */
|
2021-12-21 20:32:46 +08:00
|
|
|
gpio_request(IMX_GPIO_NR(4, 16), "ncp692");
|
2016-11-26 02:56:57 +08:00
|
|
|
gpio_direction_output(IMX_GPIO_NR(4, 16) , 1);
|
|
|
|
|
2021-12-21 20:32:48 +08:00
|
|
|
setup_fec();
|
|
|
|
|
2016-11-26 02:56:57 +08:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2021-12-21 20:32:47 +08:00
|
|
|
static struct fsl_esdhc_cfg usdhc_cfg[1] = {
|
|
|
|
{USDHC2_BASE_ADDR},
|
|
|
|
};
|
|
|
|
|
|
|
|
#define USDHC2_PWR_GPIO IMX_GPIO_NR(6, 1)
|
|
|
|
#define USDHC2_CD_GPIO IMX_GPIO_NR(6, 2)
|
|
|
|
|
|
|
|
int board_mmc_getcd(struct mmc *mmc)
|
|
|
|
{
|
|
|
|
return !gpio_get_value(USDHC2_CD_GPIO);
|
|
|
|
}
|
|
|
|
|
|
|
|
int board_mmc_init(struct bd_info *bis)
|
|
|
|
{
|
|
|
|
SETUP_IOMUX_PADS(usdhc2_pads);
|
|
|
|
usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC2_CLK);
|
|
|
|
usdhc_cfg[0].max_bus_width = 4;
|
|
|
|
gpio_request(IMX_GPIO_NR(6, 1), "usdhc2_pwr");
|
|
|
|
gpio_request(IMX_GPIO_NR(6, 2), "usdhc2_cd");
|
|
|
|
gpio_direction_input(USDHC2_CD_GPIO);
|
|
|
|
gpio_direction_output(USDHC2_PWR_GPIO, 1);
|
|
|
|
|
|
|
|
return fsl_esdhc_initialize(bis, &usdhc_cfg[0]);
|
|
|
|
}
|
|
|
|
|
2022-01-03 23:15:11 +08:00
|
|
|
static char *board_string(int type)
|
2016-11-26 02:56:57 +08:00
|
|
|
{
|
2022-01-03 23:15:11 +08:00
|
|
|
switch (type) {
|
2016-11-26 02:56:57 +08:00
|
|
|
case UDOO_NEO_TYPE_BASIC:
|
|
|
|
return "BASIC";
|
|
|
|
case UDOO_NEO_TYPE_BASIC_KS:
|
|
|
|
return "BASICKS";
|
|
|
|
case UDOO_NEO_TYPE_FULL:
|
|
|
|
return "FULL";
|
|
|
|
case UDOO_NEO_TYPE_EXTENDED:
|
|
|
|
return "EXTENDED";
|
|
|
|
}
|
|
|
|
return "UNDEFINED";
|
|
|
|
}
|
|
|
|
|
2022-01-03 23:15:12 +08:00
|
|
|
/* Override the default implementation, DT model is not accurate */
|
2023-11-13 10:58:26 +08:00
|
|
|
int checkboard(void)
|
2016-11-26 02:56:57 +08:00
|
|
|
{
|
2022-01-03 23:15:11 +08:00
|
|
|
int *board_type = (int *)OCRAM_START;
|
|
|
|
|
|
|
|
printf("Board: UDOO Neo %s\n", board_string(*board_type));
|
2016-11-26 02:56:57 +08:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
int board_late_init(void)
|
|
|
|
{
|
2022-01-03 23:15:11 +08:00
|
|
|
int *board_type = (int *)OCRAM_START;
|
|
|
|
|
2016-11-26 02:56:57 +08:00
|
|
|
#ifdef CONFIG_ENV_VARS_UBOOT_RUNTIME_CONFIG
|
2022-01-03 23:15:11 +08:00
|
|
|
env_set("board_name", board_string(*board_type));
|
2016-11-26 02:56:57 +08:00
|
|
|
#endif
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
#ifdef CONFIG_SPL_BUILD
|
|
|
|
|
2018-03-05 00:20:11 +08:00
|
|
|
#include <linux/libfdt.h>
|
2016-11-26 02:56:57 +08:00
|
|
|
#include <asm/arch/mx6-ddr.h>
|
|
|
|
|
2022-01-03 23:15:11 +08:00
|
|
|
static const iomux_v3_cfg_t board_recognition_pads[] = {
|
|
|
|
/*Connected to R184*/
|
|
|
|
MX6_PAD_NAND_READY_B__GPIO4_IO_13 | BOARD_DETECT_PAD_CFG,
|
|
|
|
/*Connected to R185*/
|
|
|
|
MX6_PAD_NAND_ALE__GPIO4_IO_0 | BOARD_DETECT_PAD_CFG,
|
|
|
|
};
|
|
|
|
|
|
|
|
static int get_board_value(void)
|
|
|
|
{
|
|
|
|
int r184, r185;
|
|
|
|
|
|
|
|
imx_iomux_v3_setup_multiple_pads(board_recognition_pads,
|
|
|
|
ARRAY_SIZE(board_recognition_pads));
|
|
|
|
|
|
|
|
gpio_request(IMX_GPIO_NR(4, 13), "r184");
|
|
|
|
gpio_request(IMX_GPIO_NR(4, 0), "r185");
|
|
|
|
gpio_direction_input(IMX_GPIO_NR(4, 13));
|
|
|
|
gpio_direction_input(IMX_GPIO_NR(4, 0));
|
|
|
|
|
|
|
|
r184 = gpio_get_value(IMX_GPIO_NR(4, 13));
|
|
|
|
r185 = gpio_get_value(IMX_GPIO_NR(4, 0));
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Machine selection -
|
|
|
|
* Machine r184, r185
|
|
|
|
* ---------------------------------
|
|
|
|
* Basic 0 0
|
|
|
|
* Basic Ks 0 1
|
|
|
|
* Full 1 0
|
|
|
|
* Extended 1 1
|
|
|
|
*/
|
|
|
|
|
|
|
|
return (r184 << 1) + r185;
|
|
|
|
}
|
|
|
|
|
2016-11-26 02:56:57 +08:00
|
|
|
static const struct mx6sx_iomux_ddr_regs mx6_ddr_ioregs = {
|
|
|
|
.dram_dqm0 = 0x00000028,
|
|
|
|
.dram_dqm1 = 0x00000028,
|
|
|
|
.dram_dqm2 = 0x00000028,
|
|
|
|
.dram_dqm3 = 0x00000028,
|
|
|
|
.dram_ras = 0x00000020,
|
|
|
|
.dram_cas = 0x00000020,
|
|
|
|
.dram_odt0 = 0x00000020,
|
|
|
|
.dram_odt1 = 0x00000020,
|
|
|
|
.dram_sdba2 = 0x00000000,
|
|
|
|
.dram_sdcke0 = 0x00003000,
|
|
|
|
.dram_sdcke1 = 0x00003000,
|
|
|
|
.dram_sdclk_0 = 0x00000030,
|
|
|
|
.dram_sdqs0 = 0x00000028,
|
|
|
|
.dram_sdqs1 = 0x00000028,
|
|
|
|
.dram_sdqs2 = 0x00000028,
|
|
|
|
.dram_sdqs3 = 0x00000028,
|
|
|
|
.dram_reset = 0x00000020,
|
|
|
|
};
|
|
|
|
|
|
|
|
static const struct mx6sx_iomux_grp_regs mx6_grp_ioregs = {
|
|
|
|
.grp_addds = 0x00000020,
|
|
|
|
.grp_ddrmode_ctl = 0x00020000,
|
|
|
|
.grp_ddrpke = 0x00000000,
|
|
|
|
.grp_ddrmode = 0x00020000,
|
|
|
|
.grp_b0ds = 0x00000028,
|
|
|
|
.grp_b1ds = 0x00000028,
|
|
|
|
.grp_ctlds = 0x00000020,
|
|
|
|
.grp_ddr_type = 0x000c0000,
|
|
|
|
.grp_b2ds = 0x00000028,
|
|
|
|
.grp_b3ds = 0x00000028,
|
|
|
|
};
|
|
|
|
|
|
|
|
static const struct mx6_mmdc_calibration neo_mmcd_calib = {
|
|
|
|
.p0_mpwldectrl0 = 0x000E000B,
|
|
|
|
.p0_mpwldectrl1 = 0x000E0010,
|
|
|
|
.p0_mpdgctrl0 = 0x41600158,
|
|
|
|
.p0_mpdgctrl1 = 0x01500140,
|
|
|
|
.p0_mprddlctl = 0x3A383E3E,
|
|
|
|
.p0_mpwrdlctl = 0x3A383C38,
|
|
|
|
};
|
|
|
|
|
|
|
|
static const struct mx6_mmdc_calibration neo_basic_mmcd_calib = {
|
|
|
|
.p0_mpwldectrl0 = 0x001E0022,
|
|
|
|
.p0_mpwldectrl1 = 0x001C0019,
|
|
|
|
.p0_mpdgctrl0 = 0x41540150,
|
|
|
|
.p0_mpdgctrl1 = 0x01440138,
|
|
|
|
.p0_mprddlctl = 0x403E4644,
|
|
|
|
.p0_mpwrdlctl = 0x3C3A4038,
|
|
|
|
};
|
|
|
|
|
|
|
|
/* MT41K256M16 */
|
|
|
|
static struct mx6_ddr3_cfg neo_mem_ddr = {
|
|
|
|
.mem_speed = 1600,
|
|
|
|
.density = 4,
|
|
|
|
.width = 16,
|
|
|
|
.banks = 8,
|
|
|
|
.rowaddr = 15,
|
|
|
|
.coladdr = 10,
|
|
|
|
.pagesz = 2,
|
|
|
|
.trcd = 1375,
|
|
|
|
.trcmin = 4875,
|
|
|
|
.trasmin = 3500,
|
|
|
|
};
|
|
|
|
|
|
|
|
/* MT41K128M16 */
|
|
|
|
static struct mx6_ddr3_cfg neo_basic_mem_ddr = {
|
|
|
|
.mem_speed = 1600,
|
|
|
|
.density = 2,
|
|
|
|
.width = 16,
|
|
|
|
.banks = 8,
|
|
|
|
.rowaddr = 14,
|
|
|
|
.coladdr = 10,
|
|
|
|
.pagesz = 2,
|
|
|
|
.trcd = 1375,
|
|
|
|
.trcmin = 4875,
|
|
|
|
.trasmin = 3500,
|
|
|
|
};
|
|
|
|
|
|
|
|
static void ccgr_init(void)
|
|
|
|
{
|
|
|
|
struct mxc_ccm_reg *ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
|
|
|
|
|
|
|
|
writel(0xFFFFFFFF, &ccm->CCGR0);
|
|
|
|
writel(0xFFFFFFFF, &ccm->CCGR1);
|
|
|
|
writel(0xFFFFFFFF, &ccm->CCGR2);
|
|
|
|
writel(0xFFFFFFFF, &ccm->CCGR3);
|
|
|
|
writel(0xFFFFFFFF, &ccm->CCGR4);
|
|
|
|
writel(0xFFFFFFFF, &ccm->CCGR5);
|
|
|
|
writel(0xFFFFFFFF, &ccm->CCGR6);
|
|
|
|
writel(0xFFFFFFFF, &ccm->CCGR7);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void spl_dram_init(void)
|
|
|
|
{
|
2022-01-03 23:15:11 +08:00
|
|
|
int *board_type = (int *)OCRAM_START;
|
2016-11-26 02:56:57 +08:00
|
|
|
|
|
|
|
struct mx6_ddr_sysinfo sysinfo = {
|
|
|
|
.dsize = 1, /* width of data bus: 1 = 32 bits */
|
|
|
|
.cs_density = 24,
|
|
|
|
.ncs = 1,
|
|
|
|
.cs1_mirror = 0,
|
|
|
|
.rtt_wr = 2,
|
|
|
|
.rtt_nom = 2, /* RTT_Nom = RZQ/2 */
|
|
|
|
.walat = 1, /* Write additional latency */
|
|
|
|
.ralat = 5, /* Read additional latency */
|
|
|
|
.mif3_mode = 3, /* Command prediction working mode */
|
|
|
|
.bi_on = 1, /* Bank interleaving enabled */
|
|
|
|
.sde_to_rst = 0x10, /* 14 cycles, 200us (JEDEC default) */
|
|
|
|
.rst_to_cke = 0x23, /* 33 cycles, 500us (JEDEC default) */
|
|
|
|
};
|
|
|
|
|
2022-01-03 23:15:11 +08:00
|
|
|
*board_type = get_board_value();
|
|
|
|
|
2016-11-26 02:56:57 +08:00
|
|
|
mx6sx_dram_iocfg(32, &mx6_ddr_ioregs, &mx6_grp_ioregs);
|
2022-01-03 23:15:11 +08:00
|
|
|
if (*board_type == UDOO_NEO_TYPE_BASIC ||
|
|
|
|
*board_type == UDOO_NEO_TYPE_BASIC_KS)
|
2016-11-26 02:56:57 +08:00
|
|
|
mx6_dram_cfg(&sysinfo, &neo_basic_mmcd_calib,
|
|
|
|
&neo_basic_mem_ddr);
|
|
|
|
else
|
|
|
|
mx6_dram_cfg(&sysinfo, &neo_mmcd_calib, &neo_mem_ddr);
|
|
|
|
}
|
|
|
|
|
|
|
|
void board_init_f(ulong dummy)
|
|
|
|
{
|
|
|
|
ccgr_init();
|
|
|
|
|
|
|
|
/* setup AIPS and disable watchdog */
|
|
|
|
arch_cpu_init();
|
|
|
|
|
|
|
|
/* setup GP timer */
|
|
|
|
timer_init();
|
|
|
|
|
2022-11-15 04:53:48 +08:00
|
|
|
/* Enable device tree and early DM support*/
|
|
|
|
spl_early_init();
|
|
|
|
|
2016-11-26 02:56:57 +08:00
|
|
|
/* UART clocks enabled and gd valid - init serial console */
|
|
|
|
preloader_console_init();
|
|
|
|
|
|
|
|
/* DDR initialization */
|
|
|
|
spl_dram_init();
|
|
|
|
|
|
|
|
/* Clear the BSS. */
|
|
|
|
memset(__bss_start, 0, __bss_end - __bss_start);
|
|
|
|
|
|
|
|
/* load/boot image from boot device */
|
|
|
|
board_init_r(NULL, 0);
|
|
|
|
}
|
|
|
|
|
|
|
|
#endif
|