2018-05-07 05:58:06 +08:00
|
|
|
/* SPDX-License-Identifier: GPL-2.0+ */
|
2011-04-13 21:37:44 +08:00
|
|
|
/*
|
2012-10-08 15:44:21 +08:00
|
|
|
* Copyright 2009-2012 Freescale Semiconductor, Inc.
|
2019-06-06 20:35:28 +08:00
|
|
|
* Copyright 2019 NXP
|
2011-04-13 21:37:44 +08:00
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef __FM_ETH_H__
|
|
|
|
#define __FM_ETH_H__
|
|
|
|
|
|
|
|
#include <common.h>
|
2014-09-05 13:52:36 +08:00
|
|
|
#include <phy.h>
|
2011-04-13 21:37:44 +08:00
|
|
|
#include <asm/types.h>
|
|
|
|
|
|
|
|
enum fm_port {
|
|
|
|
FM1_DTSEC1,
|
|
|
|
FM1_DTSEC2,
|
|
|
|
FM1_DTSEC3,
|
|
|
|
FM1_DTSEC4,
|
|
|
|
FM1_DTSEC5,
|
2012-10-08 15:44:19 +08:00
|
|
|
FM1_DTSEC6,
|
|
|
|
FM1_DTSEC9,
|
|
|
|
FM1_DTSEC10,
|
2011-04-13 21:37:44 +08:00
|
|
|
FM1_10GEC1,
|
2012-10-08 15:44:19 +08:00
|
|
|
FM1_10GEC2,
|
2013-11-22 17:39:09 +08:00
|
|
|
FM1_10GEC3,
|
|
|
|
FM1_10GEC4,
|
2011-04-13 21:37:44 +08:00
|
|
|
FM2_DTSEC1,
|
|
|
|
FM2_DTSEC2,
|
|
|
|
FM2_DTSEC3,
|
|
|
|
FM2_DTSEC4,
|
2012-08-14 14:47:21 +08:00
|
|
|
FM2_DTSEC5,
|
2012-10-08 15:44:19 +08:00
|
|
|
FM2_DTSEC6,
|
|
|
|
FM2_DTSEC9,
|
|
|
|
FM2_DTSEC10,
|
2011-04-13 21:37:44 +08:00
|
|
|
FM2_10GEC1,
|
2012-10-08 15:44:19 +08:00
|
|
|
FM2_10GEC2,
|
2011-04-13 21:37:44 +08:00
|
|
|
NUM_FM_PORTS,
|
|
|
|
};
|
|
|
|
|
|
|
|
enum fm_eth_type {
|
|
|
|
FM_ETH_1G_E,
|
|
|
|
FM_ETH_10G_E,
|
|
|
|
};
|
|
|
|
|
2019-06-06 20:35:28 +08:00
|
|
|
/* Historically, on FMan v3 platforms, the first MDIO bus has been used for
|
|
|
|
* Clause 22 PHYs and the second MDIO bus for 10G Clause 45 PHYs (thus the
|
|
|
|
* TGEC name).
|
|
|
|
*
|
|
|
|
* On LS1046A-FRWY, the QSGMII PHY is connected to the second MDIO bus,
|
|
|
|
* and no TGEC ports are present on-board.
|
|
|
|
*/
|
2012-10-08 15:44:21 +08:00
|
|
|
#ifdef CONFIG_SYS_FMAN_V3
|
2019-06-06 20:35:28 +08:00
|
|
|
#ifdef CONFIG_TARGET_LS1046AFRWY
|
2022-10-29 08:27:13 +08:00
|
|
|
#define CONFIG_SYS_FM1_DTSEC_MDIO_ADDR (CFG_SYS_FSL_FM1_ADDR + 0xfd000)
|
2019-06-06 20:35:28 +08:00
|
|
|
#else
|
2022-10-29 08:27:13 +08:00
|
|
|
#define CONFIG_SYS_FM1_DTSEC_MDIO_ADDR (CFG_SYS_FSL_FM1_ADDR + 0xfc000)
|
2019-06-06 20:35:28 +08:00
|
|
|
#endif
|
2022-10-29 08:27:13 +08:00
|
|
|
#define CONFIG_SYS_FM1_TGEC_MDIO_ADDR (CFG_SYS_FSL_FM1_ADDR + 0xfd000)
|
2022-11-17 02:10:29 +08:00
|
|
|
#if (CFG_SYS_NUM_FMAN == 2)
|
2022-10-29 08:27:13 +08:00
|
|
|
#define CONFIG_SYS_FM2_DTSEC_MDIO_ADDR (CFG_SYS_FSL_FM2_ADDR + 0xfc000)
|
|
|
|
#define CONFIG_SYS_FM2_TGEC_MDIO_ADDR (CFG_SYS_FSL_FM2_ADDR + 0xfd000)
|
2015-10-26 19:47:49 +08:00
|
|
|
#endif
|
2012-10-08 15:44:21 +08:00
|
|
|
#else
|
2022-10-29 08:27:13 +08:00
|
|
|
#define CONFIG_SYS_FM1_DTSEC1_MDIO_ADDR (CFG_SYS_FSL_FM1_ADDR + 0xe1120)
|
|
|
|
#define CONFIG_SYS_FM1_TGEC_MDIO_ADDR (CFG_SYS_FSL_FM1_ADDR + 0xf1000)
|
2012-10-08 15:44:21 +08:00
|
|
|
#endif
|
2011-04-13 21:37:44 +08:00
|
|
|
|
|
|
|
#define DEFAULT_FM_MDIO_NAME "FSL_MDIO0"
|
|
|
|
#define DEFAULT_FM_TGEC_MDIO_NAME "FM_TGEC_MDIO"
|
|
|
|
|
|
|
|
/* Fman ethernet info struct */
|
|
|
|
#define FM_ETH_INFO_INITIALIZER(idx, pregs) \
|
|
|
|
.fm = idx, \
|
|
|
|
.phy_regs = (void *)pregs, \
|
2022-04-07 06:33:03 +08:00
|
|
|
.enet_if = PHY_INTERFACE_MODE_NA, \
|
2011-04-13 21:37:44 +08:00
|
|
|
|
2012-10-08 15:44:21 +08:00
|
|
|
#ifdef CONFIG_SYS_FMAN_V3
|
|
|
|
#define FM_DTSEC_INFO_INITIALIZER(idx, n) \
|
|
|
|
{ \
|
|
|
|
FM_ETH_INFO_INITIALIZER(idx, CONFIG_SYS_FM1_DTSEC_MDIO_ADDR) \
|
|
|
|
.index = idx, \
|
|
|
|
.num = n - 1, \
|
|
|
|
.type = FM_ETH_1G_E, \
|
|
|
|
.port = FM##idx##_DTSEC##n, \
|
|
|
|
.rx_port_id = RX_PORT_1G_BASE + n - 1, \
|
|
|
|
.tx_port_id = TX_PORT_1G_BASE + n - 1, \
|
2022-10-29 08:27:13 +08:00
|
|
|
.compat_offset = CFG_SYS_FSL_FM##idx##_OFFSET + \
|
2012-10-08 15:44:21 +08:00
|
|
|
offsetof(struct ccsr_fman, memac[n-1]),\
|
|
|
|
}
|
|
|
|
|
2014-11-24 17:11:57 +08:00
|
|
|
#ifdef CONFIG_FSL_FM_10GEC_REGULAR_NOTATION
|
|
|
|
#define FM_TGEC_INFO_INITIALIZER(idx, n) \
|
|
|
|
{ \
|
|
|
|
FM_ETH_INFO_INITIALIZER(idx, CONFIG_SYS_FM1_TGEC_MDIO_ADDR) \
|
|
|
|
.index = idx, \
|
|
|
|
.num = n - 1, \
|
|
|
|
.type = FM_ETH_10G_E, \
|
|
|
|
.port = FM##idx##_10GEC##n, \
|
|
|
|
.rx_port_id = RX_PORT_10G_BASE2 + n - 1, \
|
|
|
|
.tx_port_id = TX_PORT_10G_BASE2 + n - 1, \
|
2022-10-29 08:27:13 +08:00
|
|
|
.compat_offset = CFG_SYS_FSL_FM##idx##_OFFSET + \
|
2014-11-24 17:11:57 +08:00
|
|
|
offsetof(struct ccsr_fman, memac[n-1]),\
|
|
|
|
}
|
|
|
|
#else
|
2022-11-17 02:10:29 +08:00
|
|
|
#if (CFG_SYS_NUM_FMAN == 2)
|
2012-10-08 15:44:21 +08:00
|
|
|
#define FM_TGEC_INFO_INITIALIZER(idx, n) \
|
|
|
|
{ \
|
2013-03-25 15:33:17 +08:00
|
|
|
FM_ETH_INFO_INITIALIZER(idx, CONFIG_SYS_FM2_TGEC_MDIO_ADDR) \
|
2012-10-08 15:44:21 +08:00
|
|
|
.index = idx, \
|
|
|
|
.num = n - 1, \
|
|
|
|
.type = FM_ETH_10G_E, \
|
|
|
|
.port = FM##idx##_10GEC##n, \
|
|
|
|
.rx_port_id = RX_PORT_10G_BASE + n - 1, \
|
|
|
|
.tx_port_id = TX_PORT_10G_BASE + n - 1, \
|
2022-10-29 08:27:13 +08:00
|
|
|
.compat_offset = CFG_SYS_FSL_FM##idx##_OFFSET + \
|
2013-03-25 15:33:17 +08:00
|
|
|
offsetof(struct ccsr_fman, memac[n-1+8]),\
|
2012-10-08 15:44:21 +08:00
|
|
|
}
|
2015-10-26 19:47:49 +08:00
|
|
|
#else
|
|
|
|
#define FM_TGEC_INFO_INITIALIZER(idx, n) \
|
|
|
|
{ \
|
|
|
|
FM_ETH_INFO_INITIALIZER(idx, CONFIG_SYS_FM1_TGEC_MDIO_ADDR) \
|
|
|
|
.index = idx, \
|
|
|
|
.num = n - 1, \
|
|
|
|
.type = FM_ETH_10G_E, \
|
|
|
|
.port = FM##idx##_10GEC##n, \
|
|
|
|
.rx_port_id = RX_PORT_10G_BASE + n - 1, \
|
|
|
|
.tx_port_id = TX_PORT_10G_BASE + n - 1, \
|
2022-10-29 08:27:13 +08:00
|
|
|
.compat_offset = CFG_SYS_FSL_FM##idx##_OFFSET + \
|
2015-10-26 19:47:49 +08:00
|
|
|
offsetof(struct ccsr_fman, memac[n-1+8]),\
|
|
|
|
}
|
|
|
|
#endif
|
2014-11-24 17:11:57 +08:00
|
|
|
#endif
|
2013-11-22 17:39:09 +08:00
|
|
|
|
2022-11-17 02:10:29 +08:00
|
|
|
#if (CFG_SYS_NUM_FM1_10GEC >= 3)
|
2013-11-22 17:39:09 +08:00
|
|
|
#define FM_TGEC_INFO_INITIALIZER2(idx, n) \
|
|
|
|
{ \
|
|
|
|
FM_ETH_INFO_INITIALIZER(idx, CONFIG_SYS_FM1_TGEC_MDIO_ADDR) \
|
|
|
|
.index = idx, \
|
|
|
|
.num = n - 1, \
|
|
|
|
.type = FM_ETH_10G_E, \
|
|
|
|
.port = FM##idx##_10GEC##n, \
|
|
|
|
.rx_port_id = RX_PORT_10G_BASE2 + n - 3, \
|
|
|
|
.tx_port_id = TX_PORT_10G_BASE2 + n - 3, \
|
2022-10-29 08:27:13 +08:00
|
|
|
.compat_offset = CFG_SYS_FSL_FM##idx##_OFFSET + \
|
2013-11-22 17:39:09 +08:00
|
|
|
offsetof(struct ccsr_fman, memac[n-1-2]),\
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2012-10-08 15:44:21 +08:00
|
|
|
#else
|
2011-04-13 21:37:44 +08:00
|
|
|
#define FM_DTSEC_INFO_INITIALIZER(idx, n) \
|
|
|
|
{ \
|
|
|
|
FM_ETH_INFO_INITIALIZER(idx, CONFIG_SYS_FM1_DTSEC1_MDIO_ADDR) \
|
|
|
|
.index = idx, \
|
|
|
|
.num = n - 1, \
|
|
|
|
.type = FM_ETH_1G_E, \
|
|
|
|
.port = FM##idx##_DTSEC##n, \
|
|
|
|
.rx_port_id = RX_PORT_1G_BASE + n - 1, \
|
|
|
|
.tx_port_id = TX_PORT_1G_BASE + n - 1, \
|
2022-10-29 08:27:13 +08:00
|
|
|
.compat_offset = CFG_SYS_FSL_FM##idx##_OFFSET + \
|
2011-04-13 21:37:44 +08:00
|
|
|
offsetof(struct ccsr_fman, mac_1g[n-1]),\
|
|
|
|
}
|
|
|
|
|
|
|
|
#define FM_TGEC_INFO_INITIALIZER(idx, n) \
|
|
|
|
{ \
|
|
|
|
FM_ETH_INFO_INITIALIZER(idx, CONFIG_SYS_FM1_TGEC_MDIO_ADDR) \
|
|
|
|
.index = idx, \
|
|
|
|
.num = n - 1, \
|
|
|
|
.type = FM_ETH_10G_E, \
|
|
|
|
.port = FM##idx##_10GEC##n, \
|
|
|
|
.rx_port_id = RX_PORT_10G_BASE + n - 1, \
|
|
|
|
.tx_port_id = TX_PORT_10G_BASE + n - 1, \
|
2022-10-29 08:27:13 +08:00
|
|
|
.compat_offset = CFG_SYS_FSL_FM##idx##_OFFSET + \
|
2011-04-13 21:37:44 +08:00
|
|
|
offsetof(struct ccsr_fman, mac_10g[n-1]),\
|
|
|
|
}
|
2012-10-08 15:44:21 +08:00
|
|
|
#endif
|
2011-04-13 21:37:44 +08:00
|
|
|
struct fm_eth_info {
|
|
|
|
u8 enabled;
|
|
|
|
u8 fm;
|
|
|
|
u8 num;
|
|
|
|
u8 phy_addr;
|
|
|
|
int index;
|
|
|
|
u16 rx_port_id;
|
|
|
|
u16 tx_port_id;
|
|
|
|
enum fm_port port;
|
|
|
|
enum fm_eth_type type;
|
|
|
|
void *phy_regs;
|
|
|
|
phy_interface_t enet_if;
|
|
|
|
u32 compat_offset;
|
|
|
|
struct mii_dev *bus;
|
|
|
|
};
|
|
|
|
|
|
|
|
struct tgec_mdio_info {
|
|
|
|
struct tgec_mdio_controller *regs;
|
|
|
|
char *name;
|
|
|
|
};
|
|
|
|
|
2012-10-08 15:44:21 +08:00
|
|
|
struct memac_mdio_info {
|
|
|
|
struct memac_mdio_controller *regs;
|
|
|
|
char *name;
|
|
|
|
};
|
|
|
|
|
2020-06-26 14:13:33 +08:00
|
|
|
int fm_tgec_mdio_init(struct bd_info *bis, struct tgec_mdio_info *info);
|
|
|
|
int fm_memac_mdio_init(struct bd_info *bis, struct memac_mdio_info *info);
|
2012-10-08 15:44:21 +08:00
|
|
|
|
2011-04-13 21:37:44 +08:00
|
|
|
void fman_enet_init(void);
|
|
|
|
void fdt_fixup_fman_ethernet(void *fdt);
|
|
|
|
phy_interface_t fm_info_get_enet_if(enum fm_port port);
|
|
|
|
void fm_info_set_phy_address(enum fm_port port, int address);
|
2012-08-14 14:47:22 +08:00
|
|
|
int fm_info_get_phy_address(enum fm_port port);
|
2011-04-13 21:37:44 +08:00
|
|
|
void fm_info_set_mdio(enum fm_port port, struct mii_dev *bus);
|
2011-09-15 01:01:35 +08:00
|
|
|
void fm_disable_port(enum fm_port port);
|
2013-10-18 17:47:21 +08:00
|
|
|
void fm_enable_port(enum fm_port port);
|
2013-09-04 10:11:27 +08:00
|
|
|
void set_sgmii_phy(struct mii_dev *bus, enum fm_port base_port,
|
|
|
|
unsigned int port_num, int phy_base_addr);
|
|
|
|
int is_qsgmii_riser_card(struct mii_dev *bus, int phy_base_addr,
|
|
|
|
unsigned int port_num, unsigned regnum);
|
2011-04-13 21:37:44 +08:00
|
|
|
|
|
|
|
#endif
|