mirror of
https://github.com/qemu/qemu.git
synced 2024-11-29 23:03:41 +08:00
cb3778a045
The e500 PCI controller has configurable windows that allow a guest OS to selectively map parts of the PCI bus space to CPU address space and to selectively map parts of the CPU address space for DMA requests into PCI visible address ranges. So far, we've simply assumed that this mapping is 1:1 and ignored it. However, the PCICSRBAR (CCSR mapped in PCI bus space) always has to live inside the first 32bits of address space. This means if we always treat all mappings as 1:1, this map will collide with our RAM map from the CPU's point of view. So this patch adds proper ATMU support which allows us to keep the PCICSRBAR below 32bits local to the PCI bus and have another, different window to PCI BARs at the upper end of address space. We leverage this on e500plat though, mpc8544ds stays virtually 1:1 like it was before, but now also goes via ATMU. With this patch, I can run guests with lots of RAM and not coincidently access MSI-X mappings while I really want to access RAM. Signed-off-by: Alexander Graf <agraf@suse.de>
74 lines
2.2 KiB
C
74 lines
2.2 KiB
C
/*
|
|
* Generic device-tree-driven paravirt PPC e500 platform
|
|
*
|
|
* Copyright 2012 Freescale Semiconductor, Inc.
|
|
*
|
|
* This is free software; you can redistribute it and/or modify
|
|
* it under the terms of the GNU General Public License as published by
|
|
* the Free Software Foundation; either version 2 of the License, or
|
|
* (at your option) any later version.
|
|
*/
|
|
|
|
#include "config.h"
|
|
#include "qemu-common.h"
|
|
#include "e500.h"
|
|
#include "hw/boards.h"
|
|
#include "sysemu/device_tree.h"
|
|
#include "hw/pci/pci.h"
|
|
#include "hw/ppc/openpic.h"
|
|
#include "kvm_ppc.h"
|
|
|
|
static void e500plat_fixup_devtree(PPCE500Params *params, void *fdt)
|
|
{
|
|
const char model[] = "QEMU ppce500";
|
|
const char compatible[] = "fsl,qemu-e500";
|
|
|
|
qemu_fdt_setprop(fdt, "/", "model", model, sizeof(model));
|
|
qemu_fdt_setprop(fdt, "/", "compatible", compatible,
|
|
sizeof(compatible));
|
|
}
|
|
|
|
static void e500plat_init(MachineState *machine)
|
|
{
|
|
PPCE500Params params = {
|
|
.pci_first_slot = 0x1,
|
|
.pci_nr_slots = PCI_SLOT_MAX - 1,
|
|
.fixup_devtree = e500plat_fixup_devtree,
|
|
.mpic_version = OPENPIC_MODEL_FSL_MPIC_42,
|
|
.has_mpc8xxx_gpio = true,
|
|
.has_platform_bus = true,
|
|
.platform_bus_base = 0xf00000000ULL,
|
|
.platform_bus_size = (128ULL * 1024 * 1024),
|
|
.platform_bus_first_irq = 5,
|
|
.platform_bus_num_irqs = 10,
|
|
.ccsrbar_base = 0xFE0000000ULL,
|
|
.pci_pio_base = 0xFE1000000ULL,
|
|
.pci_mmio_base = 0xC00000000ULL,
|
|
.pci_mmio_bus_base = 0xE0000000ULL,
|
|
.spin_base = 0xFEF000000ULL,
|
|
};
|
|
|
|
/* Older KVM versions don't support EPR which breaks guests when we announce
|
|
MPIC variants that support EPR. Revert to an older one for those */
|
|
if (kvm_enabled() && !kvmppc_has_cap_epr()) {
|
|
params.mpic_version = OPENPIC_MODEL_FSL_MPIC_20;
|
|
}
|
|
|
|
ppce500_init(machine, ¶ms);
|
|
}
|
|
|
|
static QEMUMachine e500plat_machine = {
|
|
.name = "ppce500",
|
|
.desc = "generic paravirt e500 platform",
|
|
.init = e500plat_init,
|
|
.max_cpus = 32,
|
|
.has_dynamic_sysbus = true,
|
|
};
|
|
|
|
static void e500plat_machine_init(void)
|
|
{
|
|
qemu_register_machine(&e500plat_machine);
|
|
}
|
|
|
|
machine_init(e500plat_machine_init);
|