mirror of
https://github.com/qemu/qemu.git
synced 2024-12-19 10:13:43 +08:00
93739075d2
In the MPS2 FPGAIO, PSCNTR is a free-running downcounter with a reload value configured via the PRESCALE register, and COUNTER counts up by 1 every time PSCNTR reaches zero. Implement these counters. We can just increment the counters migration subsection's version ID because we only added it in the previous commit, so no released QEMU versions will be using it. Signed-off-by: Peter Maydell <peter.maydell@linaro.org> Reviewed-by: Alistair Francis <alistair.francis@wdc.com> Reviewed-by: Richard Henderson <richard.henderson@linaro.org> Message-id: 20180820141116.9118-3-peter.maydell@linaro.org
54 lines
1.3 KiB
C
54 lines
1.3 KiB
C
/*
|
|
* ARM MPS2 FPGAIO emulation
|
|
*
|
|
* Copyright (c) 2018 Linaro Limited
|
|
* Written by Peter Maydell
|
|
*
|
|
* This program is free software; you can redistribute it and/or modify
|
|
* it under the terms of the GNU General Public License version 2 or
|
|
* (at your option) any later version.
|
|
*/
|
|
|
|
/* This is a model of the FPGAIO register block in the AN505
|
|
* FPGA image for the MPS2 dev board; it is documented in the
|
|
* application note:
|
|
* http://infocenter.arm.com/help/topic/com.arm.doc.dai0505b/index.html
|
|
*
|
|
* QEMU interface:
|
|
* + sysbus MMIO region 0: the register bank
|
|
*/
|
|
|
|
#ifndef MPS2_FPGAIO_H
|
|
#define MPS2_FPGAIO_H
|
|
|
|
#include "hw/sysbus.h"
|
|
|
|
#define TYPE_MPS2_FPGAIO "mps2-fpgaio"
|
|
#define MPS2_FPGAIO(obj) OBJECT_CHECK(MPS2FPGAIO, (obj), TYPE_MPS2_FPGAIO)
|
|
|
|
typedef struct {
|
|
/*< private >*/
|
|
SysBusDevice parent_obj;
|
|
|
|
/*< public >*/
|
|
MemoryRegion iomem;
|
|
|
|
uint32_t led0;
|
|
uint32_t prescale;
|
|
uint32_t misc;
|
|
|
|
/* QEMU_CLOCK_VIRTUAL time at which counter and pscntr were last synced */
|
|
int64_t pscntr_sync_ticks;
|
|
/* Values of COUNTER and PSCNTR at time pscntr_sync_ticks */
|
|
uint32_t counter;
|
|
uint32_t pscntr;
|
|
|
|
uint32_t prescale_clk;
|
|
|
|
/* These hold the CLOCK_VIRTUAL ns tick when the CLK1HZ/CLK100HZ was zero */
|
|
int64_t clk1hz_tick_offset;
|
|
int64_t clk100hz_tick_offset;
|
|
} MPS2FPGAIO;
|
|
|
|
#endif
|