mirror of
https://github.com/qemu/qemu.git
synced 2024-12-03 00:33:39 +08:00
4fc30e153a
Change the ppc4xx_sdram model to a QOM class derived from the PPC4xx-dcr-device and name it ppc4xx-sdram-ddr. This is mostly modelling the DDR SDRAM controller found in the 440EP (used on the bamboo board) but also backward compatible with the older DDR controllers on some 405 SoCs so we also use it for those now. This likely does not cause problems for guests we run as the new features are just not accessed but to model 405 SoC accurately some features may have to be disabled or the model split between 440 and older. Newer SoCs (regardless of their PPC core, e.g. 405EX) may have an updated DDR2 SDRAM controller implemented by the ppc440_sdram model (only partially, enough for the 460EX on the sam460ex) that is not yet QOM'ified in this patch. That is intended to become ppc4xx-sdram-ddr2 when QOM'ified later. Signed-off-by: BALATON Zoltan <balaton@eik.bme.hu> Reviewed-by: Cédric Le Goater <clg@kaod.org> Message-Id: <8f820487fc9011343032c422ecdf3e8ee74d8c11.1664021647.git.balaton@eik.bme.hu> Signed-off-by: Daniel Henrique Barboza <danielhb413@gmail.com>
187 lines
4.5 KiB
C
187 lines
4.5 KiB
C
/*
|
|
* QEMU PowerPC 405 shared definitions
|
|
*
|
|
* Copyright (c) 2007 Jocelyn Mayer
|
|
*
|
|
* Permission is hereby granted, free of charge, to any person obtaining a copy
|
|
* of this software and associated documentation files (the "Software"), to deal
|
|
* in the Software without restriction, including without limitation the rights
|
|
* to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
|
|
* copies of the Software, and to permit persons to whom the Software is
|
|
* furnished to do so, subject to the following conditions:
|
|
*
|
|
* The above copyright notice and this permission notice shall be included in
|
|
* all copies or substantial portions of the Software.
|
|
*
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
|
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
|
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
|
* THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
|
|
* LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
|
|
* OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
|
|
* THE SOFTWARE.
|
|
*/
|
|
|
|
#ifndef PPC405_H
|
|
#define PPC405_H
|
|
|
|
#include "qom/object.h"
|
|
#include "hw/ppc/ppc4xx.h"
|
|
#include "hw/intc/ppc-uic.h"
|
|
#include "hw/i2c/ppc4xx_i2c.h"
|
|
|
|
/* PLB to OPB bridge */
|
|
#define TYPE_PPC405_POB "ppc405-pob"
|
|
OBJECT_DECLARE_SIMPLE_TYPE(Ppc405PobState, PPC405_POB);
|
|
struct Ppc405PobState {
|
|
Ppc4xxDcrDeviceState parent_obj;
|
|
|
|
uint32_t bear;
|
|
uint32_t besr0;
|
|
uint32_t besr1;
|
|
};
|
|
|
|
/* OPB arbitrer */
|
|
#define TYPE_PPC405_OPBA "ppc405-opba"
|
|
OBJECT_DECLARE_SIMPLE_TYPE(Ppc405OpbaState, PPC405_OPBA);
|
|
struct Ppc405OpbaState {
|
|
SysBusDevice parent_obj;
|
|
|
|
MemoryRegion io;
|
|
uint8_t cr;
|
|
uint8_t pr;
|
|
};
|
|
|
|
/* DMA controller */
|
|
#define TYPE_PPC405_DMA "ppc405-dma"
|
|
OBJECT_DECLARE_SIMPLE_TYPE(Ppc405DmaState, PPC405_DMA);
|
|
struct Ppc405DmaState {
|
|
Ppc4xxDcrDeviceState parent_obj;
|
|
|
|
qemu_irq irqs[4];
|
|
uint32_t cr[4];
|
|
uint32_t ct[4];
|
|
uint32_t da[4];
|
|
uint32_t sa[4];
|
|
uint32_t sg[4];
|
|
uint32_t sr;
|
|
uint32_t sgc;
|
|
uint32_t slp;
|
|
uint32_t pol;
|
|
};
|
|
|
|
/* GPIO */
|
|
#define TYPE_PPC405_GPIO "ppc405-gpio"
|
|
OBJECT_DECLARE_SIMPLE_TYPE(Ppc405GpioState, PPC405_GPIO);
|
|
struct Ppc405GpioState {
|
|
SysBusDevice parent_obj;
|
|
|
|
MemoryRegion io;
|
|
uint32_t or;
|
|
uint32_t tcr;
|
|
uint32_t osrh;
|
|
uint32_t osrl;
|
|
uint32_t tsrh;
|
|
uint32_t tsrl;
|
|
uint32_t odr;
|
|
uint32_t ir;
|
|
uint32_t rr1;
|
|
uint32_t isr1h;
|
|
uint32_t isr1l;
|
|
};
|
|
|
|
/* On Chip Memory */
|
|
#define TYPE_PPC405_OCM "ppc405-ocm"
|
|
OBJECT_DECLARE_SIMPLE_TYPE(Ppc405OcmState, PPC405_OCM);
|
|
struct Ppc405OcmState {
|
|
Ppc4xxDcrDeviceState parent_obj;
|
|
|
|
MemoryRegion ram;
|
|
MemoryRegion isarc_ram;
|
|
MemoryRegion dsarc_ram;
|
|
uint32_t isarc;
|
|
uint32_t isacntl;
|
|
uint32_t dsarc;
|
|
uint32_t dsacntl;
|
|
};
|
|
|
|
/* General purpose timers */
|
|
#define TYPE_PPC405_GPT "ppc405-gpt"
|
|
OBJECT_DECLARE_SIMPLE_TYPE(Ppc405GptState, PPC405_GPT);
|
|
struct Ppc405GptState {
|
|
SysBusDevice parent_obj;
|
|
|
|
MemoryRegion iomem;
|
|
|
|
int64_t tb_offset;
|
|
uint32_t tb_freq;
|
|
QEMUTimer *timer;
|
|
qemu_irq irqs[5];
|
|
uint32_t oe;
|
|
uint32_t ol;
|
|
uint32_t im;
|
|
uint32_t is;
|
|
uint32_t ie;
|
|
uint32_t comp[5];
|
|
uint32_t mask[5];
|
|
};
|
|
|
|
#define TYPE_PPC405_CPC "ppc405-cpc"
|
|
OBJECT_DECLARE_SIMPLE_TYPE(Ppc405CpcState, PPC405_CPC);
|
|
|
|
enum {
|
|
PPC405EP_CPU_CLK = 0,
|
|
PPC405EP_PLB_CLK = 1,
|
|
PPC405EP_OPB_CLK = 2,
|
|
PPC405EP_EBC_CLK = 3,
|
|
PPC405EP_MAL_CLK = 4,
|
|
PPC405EP_PCI_CLK = 5,
|
|
PPC405EP_UART0_CLK = 6,
|
|
PPC405EP_UART1_CLK = 7,
|
|
PPC405EP_CLK_NB = 8,
|
|
};
|
|
|
|
struct Ppc405CpcState {
|
|
Ppc4xxDcrDeviceState parent_obj;
|
|
|
|
uint32_t sysclk;
|
|
clk_setup_t clk_setup[PPC405EP_CLK_NB];
|
|
uint32_t boot;
|
|
uint32_t epctl;
|
|
uint32_t pllmr[2];
|
|
uint32_t ucr;
|
|
uint32_t srr;
|
|
uint32_t jtagid;
|
|
uint32_t pci;
|
|
/* Clock and power management */
|
|
uint32_t er;
|
|
uint32_t fr;
|
|
uint32_t sr;
|
|
};
|
|
|
|
#define TYPE_PPC405_SOC "ppc405-soc"
|
|
OBJECT_DECLARE_SIMPLE_TYPE(Ppc405SoCState, PPC405_SOC);
|
|
|
|
struct Ppc405SoCState {
|
|
/* Private */
|
|
DeviceState parent_obj;
|
|
|
|
/* Public */
|
|
PowerPCCPU cpu;
|
|
PPCUIC uic;
|
|
Ppc405CpcState cpc;
|
|
Ppc405GptState gpt;
|
|
Ppc405OcmState ocm;
|
|
Ppc405GpioState gpio;
|
|
Ppc405DmaState dma;
|
|
PPC4xxI2CState i2c;
|
|
Ppc4xxEbcState ebc;
|
|
Ppc405OpbaState opba;
|
|
Ppc405PobState pob;
|
|
Ppc4xxPlbState plb;
|
|
Ppc4xxMalState mal;
|
|
Ppc4xxSdramDdrState sdram;
|
|
};
|
|
|
|
#endif /* PPC405_H */
|