mirror of
https://github.com/qemu/qemu.git
synced 2024-12-05 01:33:41 +08:00
85fc716732
As an implementation choice, widening VL has zeroed the previously inaccessible portion of the sve registers. Reviewed-by: Peter Maydell <peter.maydell@linaro.org> Signed-off-by: Richard Henderson <richard.henderson@linaro.org> Acked-by: Alex Bennée <alex.bennee@linaro.org> Message-id: 20180303143823.27055-2-richard.henderson@linaro.org Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
26 lines
606 B
C
26 lines
606 B
C
#ifndef AARCH64_TARGET_SYSCALL_H
|
|
#define AARCH64_TARGET_SYSCALL_H
|
|
|
|
struct target_pt_regs {
|
|
uint64_t regs[31];
|
|
uint64_t sp;
|
|
uint64_t pc;
|
|
uint64_t pstate;
|
|
};
|
|
|
|
#if defined(TARGET_WORDS_BIGENDIAN)
|
|
#define UNAME_MACHINE "aarch64_be"
|
|
#else
|
|
#define UNAME_MACHINE "aarch64"
|
|
#endif
|
|
#define UNAME_MINIMUM_RELEASE "3.8.0"
|
|
#define TARGET_CLONE_BACKWARDS
|
|
#define TARGET_MINSIGSTKSZ 2048
|
|
#define TARGET_MLOCKALL_MCL_CURRENT 1
|
|
#define TARGET_MLOCKALL_MCL_FUTURE 2
|
|
|
|
#define TARGET_PR_SVE_SET_VL 50
|
|
#define TARGET_PR_SVE_GET_VL 51
|
|
|
|
#endif /* AARCH64_TARGET_SYSCALL_H */
|