mirror of
https://github.com/qemu/qemu.git
synced 2024-12-14 15:03:33 +08:00
bf7ce37f8f
By the document of ipi mailsend device, byte is written only when the mask bit is 0. The original code discards mask bit and overwrite the data always, this patch fixes the issue. Signed-off-by: Xiaojuan Yang <yangxiaojuan@loongson.cn> Message-Id: <20220705064901.2353349-3-yangxiaojuan@loongson.cn> Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
275 lines
7.2 KiB
C
275 lines
7.2 KiB
C
/* SPDX-License-Identifier: GPL-2.0-or-later */
|
|
/*
|
|
* LoongArch ipi interrupt support
|
|
*
|
|
* Copyright (C) 2021 Loongson Technology Corporation Limited
|
|
*/
|
|
|
|
#include "qemu/osdep.h"
|
|
#include "hw/sysbus.h"
|
|
#include "hw/intc/loongarch_ipi.h"
|
|
#include "hw/irq.h"
|
|
#include "qapi/error.h"
|
|
#include "qemu/log.h"
|
|
#include "exec/address-spaces.h"
|
|
#include "hw/loongarch/virt.h"
|
|
#include "migration/vmstate.h"
|
|
#include "target/loongarch/internals.h"
|
|
#include "trace.h"
|
|
|
|
static uint64_t loongarch_ipi_readl(void *opaque, hwaddr addr, unsigned size)
|
|
{
|
|
IPICore *s = opaque;
|
|
uint64_t ret = 0;
|
|
int index = 0;
|
|
|
|
addr &= 0xff;
|
|
switch (addr) {
|
|
case CORE_STATUS_OFF:
|
|
ret = s->status;
|
|
break;
|
|
case CORE_EN_OFF:
|
|
ret = s->en;
|
|
break;
|
|
case CORE_SET_OFF:
|
|
ret = 0;
|
|
break;
|
|
case CORE_CLEAR_OFF:
|
|
ret = 0;
|
|
break;
|
|
case CORE_BUF_20 ... CORE_BUF_38 + 4:
|
|
index = (addr - CORE_BUF_20) >> 2;
|
|
ret = s->buf[index];
|
|
break;
|
|
default:
|
|
qemu_log_mask(LOG_UNIMP, "invalid read: %x", (uint32_t)addr);
|
|
break;
|
|
}
|
|
|
|
trace_loongarch_ipi_read(size, (uint64_t)addr, ret);
|
|
return ret;
|
|
}
|
|
|
|
static void send_ipi_data(CPULoongArchState *env, target_ulong val, target_ulong addr)
|
|
{
|
|
int i, mask = 0, data = 0;
|
|
|
|
/*
|
|
* bit 27-30 is mask for byte writing,
|
|
* if the mask is 0, we need not to do anything.
|
|
*/
|
|
if ((val >> 27) & 0xf) {
|
|
data = address_space_ldl(&env->address_space_iocsr, addr,
|
|
MEMTXATTRS_UNSPECIFIED, NULL);
|
|
for (i = 0; i < 4; i++) {
|
|
/* get mask for byte writing */
|
|
if (val & (0x1 << (27 + i))) {
|
|
mask |= 0xff << (i * 8);
|
|
}
|
|
}
|
|
}
|
|
|
|
data &= mask;
|
|
data |= (val >> 32) & ~mask;
|
|
address_space_stl(&env->address_space_iocsr, addr,
|
|
data, MEMTXATTRS_UNSPECIFIED, NULL);
|
|
}
|
|
|
|
static void ipi_send(uint64_t val)
|
|
{
|
|
int cpuid, data;
|
|
CPULoongArchState *env;
|
|
CPUState *cs;
|
|
LoongArchCPU *cpu;
|
|
|
|
cpuid = (val >> 16) & 0x3ff;
|
|
/* IPI status vector */
|
|
data = 1 << (val & 0x1f);
|
|
cs = qemu_get_cpu(cpuid);
|
|
cpu = LOONGARCH_CPU(cs);
|
|
env = &cpu->env;
|
|
loongarch_cpu_set_irq(cpu, IRQ_IPI, 1);
|
|
address_space_stl(&env->address_space_iocsr, 0x1008,
|
|
data, MEMTXATTRS_UNSPECIFIED, NULL);
|
|
|
|
}
|
|
|
|
static void mail_send(uint64_t val)
|
|
{
|
|
int cpuid;
|
|
hwaddr addr;
|
|
CPULoongArchState *env;
|
|
CPUState *cs;
|
|
LoongArchCPU *cpu;
|
|
|
|
cpuid = (val >> 16) & 0x3ff;
|
|
addr = 0x1020 + (val & 0x1c);
|
|
cs = qemu_get_cpu(cpuid);
|
|
cpu = LOONGARCH_CPU(cs);
|
|
env = &cpu->env;
|
|
send_ipi_data(env, val, addr);
|
|
}
|
|
|
|
static void any_send(uint64_t val)
|
|
{
|
|
int cpuid;
|
|
hwaddr addr;
|
|
CPULoongArchState *env;
|
|
|
|
cpuid = (val >> 16) & 0x3ff;
|
|
addr = val & 0xffff;
|
|
CPUState *cs = qemu_get_cpu(cpuid);
|
|
LoongArchCPU *cpu = LOONGARCH_CPU(cs);
|
|
env = &cpu->env;
|
|
send_ipi_data(env, val, addr);
|
|
}
|
|
|
|
static void loongarch_ipi_writel(void *opaque, hwaddr addr, uint64_t val,
|
|
unsigned size)
|
|
{
|
|
IPICore *s = opaque;
|
|
int index = 0;
|
|
|
|
addr &= 0xff;
|
|
trace_loongarch_ipi_write(size, (uint64_t)addr, val);
|
|
switch (addr) {
|
|
case CORE_STATUS_OFF:
|
|
qemu_log_mask(LOG_GUEST_ERROR, "can not be written");
|
|
break;
|
|
case CORE_EN_OFF:
|
|
s->en = val;
|
|
break;
|
|
case CORE_SET_OFF:
|
|
s->status |= val;
|
|
if (s->status != 0 && (s->status & s->en) != 0) {
|
|
qemu_irq_raise(s->irq);
|
|
}
|
|
break;
|
|
case CORE_CLEAR_OFF:
|
|
s->status &= ~val;
|
|
if (s->status == 0 && s->en != 0) {
|
|
qemu_irq_lower(s->irq);
|
|
}
|
|
break;
|
|
case CORE_BUF_20 ... CORE_BUF_38 + 4:
|
|
index = (addr - CORE_BUF_20) >> 2;
|
|
s->buf[index] = val;
|
|
break;
|
|
case IOCSR_IPI_SEND:
|
|
ipi_send(val);
|
|
break;
|
|
default:
|
|
qemu_log_mask(LOG_UNIMP, "invalid write: %x", (uint32_t)addr);
|
|
break;
|
|
}
|
|
}
|
|
|
|
static const MemoryRegionOps loongarch_ipi_ops = {
|
|
.read = loongarch_ipi_readl,
|
|
.write = loongarch_ipi_writel,
|
|
.impl.min_access_size = 4,
|
|
.impl.max_access_size = 4,
|
|
.valid.min_access_size = 4,
|
|
.valid.max_access_size = 8,
|
|
.endianness = DEVICE_LITTLE_ENDIAN,
|
|
};
|
|
|
|
/* mail send and any send only support writeq */
|
|
static void loongarch_ipi_writeq(void *opaque, hwaddr addr, uint64_t val,
|
|
unsigned size)
|
|
{
|
|
addr &= 0xfff;
|
|
switch (addr) {
|
|
case MAIL_SEND_OFFSET:
|
|
mail_send(val);
|
|
break;
|
|
case ANY_SEND_OFFSET:
|
|
any_send(val);
|
|
break;
|
|
default:
|
|
break;
|
|
}
|
|
}
|
|
|
|
static const MemoryRegionOps loongarch_ipi64_ops = {
|
|
.write = loongarch_ipi_writeq,
|
|
.impl.min_access_size = 8,
|
|
.impl.max_access_size = 8,
|
|
.valid.min_access_size = 8,
|
|
.valid.max_access_size = 8,
|
|
.endianness = DEVICE_LITTLE_ENDIAN,
|
|
};
|
|
|
|
static void loongarch_ipi_init(Object *obj)
|
|
{
|
|
int cpu;
|
|
LoongArchMachineState *lams;
|
|
LoongArchIPI *s = LOONGARCH_IPI(obj);
|
|
SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
|
|
Object *machine = qdev_get_machine();
|
|
ObjectClass *mc = object_get_class(machine);
|
|
/* 'lams' should be initialized */
|
|
if (!strcmp(MACHINE_CLASS(mc)->name, "none")) {
|
|
return;
|
|
}
|
|
lams = LOONGARCH_MACHINE(machine);
|
|
for (cpu = 0; cpu < MAX_IPI_CORE_NUM; cpu++) {
|
|
memory_region_init_io(&s->ipi_iocsr_mem[cpu], obj, &loongarch_ipi_ops,
|
|
&lams->ipi_core[cpu], "loongarch_ipi_iocsr", 0x48);
|
|
sysbus_init_mmio(sbd, &s->ipi_iocsr_mem[cpu]);
|
|
|
|
memory_region_init_io(&s->ipi64_iocsr_mem[cpu], obj, &loongarch_ipi64_ops,
|
|
&lams->ipi_core[cpu], "loongarch_ipi64_iocsr", 0x118);
|
|
sysbus_init_mmio(sbd, &s->ipi64_iocsr_mem[cpu]);
|
|
qdev_init_gpio_out(DEVICE(obj), &lams->ipi_core[cpu].irq, 1);
|
|
}
|
|
}
|
|
|
|
static const VMStateDescription vmstate_ipi_core = {
|
|
.name = "ipi-single",
|
|
.version_id = 0,
|
|
.minimum_version_id = 0,
|
|
.fields = (VMStateField[]) {
|
|
VMSTATE_UINT32(status, IPICore),
|
|
VMSTATE_UINT32(en, IPICore),
|
|
VMSTATE_UINT32(set, IPICore),
|
|
VMSTATE_UINT32(clear, IPICore),
|
|
VMSTATE_UINT32_ARRAY(buf, IPICore, MAX_IPI_MBX_NUM * 2),
|
|
VMSTATE_END_OF_LIST()
|
|
}
|
|
};
|
|
|
|
static const VMStateDescription vmstate_loongarch_ipi = {
|
|
.name = TYPE_LOONGARCH_IPI,
|
|
.version_id = 0,
|
|
.minimum_version_id = 0,
|
|
.fields = (VMStateField[]) {
|
|
VMSTATE_STRUCT_ARRAY(ipi_core, LoongArchMachineState,
|
|
MAX_IPI_CORE_NUM, 0,
|
|
vmstate_ipi_core, IPICore),
|
|
VMSTATE_END_OF_LIST()
|
|
}
|
|
};
|
|
|
|
static void loongarch_ipi_class_init(ObjectClass *klass, void *data)
|
|
{
|
|
DeviceClass *dc = DEVICE_CLASS(klass);
|
|
|
|
dc->vmsd = &vmstate_loongarch_ipi;
|
|
}
|
|
|
|
static const TypeInfo loongarch_ipi_info = {
|
|
.name = TYPE_LOONGARCH_IPI,
|
|
.parent = TYPE_SYS_BUS_DEVICE,
|
|
.instance_size = sizeof(LoongArchIPI),
|
|
.instance_init = loongarch_ipi_init,
|
|
.class_init = loongarch_ipi_class_init,
|
|
};
|
|
|
|
static void loongarch_ipi_register_types(void)
|
|
{
|
|
type_register_static(&loongarch_ipi_info);
|
|
}
|
|
|
|
type_init(loongarch_ipi_register_types)
|