mirror of
https://github.com/qemu/qemu.git
synced 2024-11-28 22:33:36 +08:00
hw/arm_gic: fix target CPUs affected by set enable/pending ops
Fix a bug on the ARM GIC model where interrupts are not set pending on the correct target CPUs when they are triggered by writes to the Interrupt Set Enable or Set Pending registers. Signed-off-by: Daniel Sangorrin <dsl@ertl.jp> Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
This commit is contained in:
parent
79f5d67e9d
commit
f47b48fb67
@ -374,7 +374,8 @@ static void gic_dist_writeb(void *opaque, hwaddr offset,
|
||||
value = 0xff;
|
||||
for (i = 0; i < 8; i++) {
|
||||
if (value & (1 << i)) {
|
||||
int mask = (irq < GIC_INTERNAL) ? (1 << cpu) : GIC_TARGET(irq);
|
||||
int mask =
|
||||
(irq < GIC_INTERNAL) ? (1 << cpu) : GIC_TARGET(irq + i);
|
||||
int cm = (irq < GIC_INTERNAL) ? (1 << cpu) : ALL_CPU_MASK;
|
||||
|
||||
if (!GIC_TEST_ENABLED(irq + i, cm)) {
|
||||
@ -417,7 +418,7 @@ static void gic_dist_writeb(void *opaque, hwaddr offset,
|
||||
|
||||
for (i = 0; i < 8; i++) {
|
||||
if (value & (1 << i)) {
|
||||
GIC_SET_PENDING(irq + i, GIC_TARGET(irq));
|
||||
GIC_SET_PENDING(irq + i, GIC_TARGET(irq + i));
|
||||
}
|
||||
}
|
||||
} else if (offset < 0x300) {
|
||||
|
Loading…
Reference in New Issue
Block a user