mirror of
https://github.com/qemu/qemu.git
synced 2024-12-11 20:53:51 +08:00
target/arm: Move TBFLAG_ANY bits to the bottom
Now that other bits have been moved out of tb->flags, there's no point in filling from the top. Reviewed-by: Peter Maydell <peter.maydell@linaro.org> Signed-off-by: Richard Henderson <richard.henderson@linaro.org> Message-id: 20210419202257.161730-10-richard.henderson@linaro.org Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
This commit is contained in:
parent
5896f39253
commit
eee81d41ec
@ -3405,15 +3405,15 @@ typedef ARMCPU ArchCPU;
|
||||
*
|
||||
* Unless otherwise noted, these bits are cached in env->hflags.
|
||||
*/
|
||||
FIELD(TBFLAG_ANY, AARCH64_STATE, 31, 1)
|
||||
FIELD(TBFLAG_ANY, SS_ACTIVE, 30, 1)
|
||||
FIELD(TBFLAG_ANY, PSTATE__SS, 29, 1) /* Not cached. */
|
||||
FIELD(TBFLAG_ANY, BE_DATA, 28, 1)
|
||||
FIELD(TBFLAG_ANY, MMUIDX, 24, 4)
|
||||
FIELD(TBFLAG_ANY, AARCH64_STATE, 0, 1)
|
||||
FIELD(TBFLAG_ANY, SS_ACTIVE, 1, 1)
|
||||
FIELD(TBFLAG_ANY, PSTATE__SS, 2, 1) /* Not cached. */
|
||||
FIELD(TBFLAG_ANY, BE_DATA, 3, 1)
|
||||
FIELD(TBFLAG_ANY, MMUIDX, 4, 4)
|
||||
/* Target EL if we take a floating-point-disabled exception */
|
||||
FIELD(TBFLAG_ANY, FPEXC_EL, 22, 2)
|
||||
FIELD(TBFLAG_ANY, FPEXC_EL, 8, 2)
|
||||
/* For A-profile only, target EL for debug exceptions. */
|
||||
FIELD(TBFLAG_ANY, DEBUG_TARGET_EL, 20, 2)
|
||||
FIELD(TBFLAG_ANY, DEBUG_TARGET_EL, 10, 2)
|
||||
|
||||
/*
|
||||
* Bit usage when in AArch32 state, both A- and M-profile.
|
||||
|
Loading…
Reference in New Issue
Block a user