mirror of
https://github.com/qemu/qemu.git
synced 2024-11-24 19:33:39 +08:00
target/tricore: Fix ICR.IE offset in RESTORE insn
from ISA v1.6.1 onwards the bit position of ICR.IE changed. ctx->icr_ie_offset contains the correct value for the ISA version used by the vCPU. We also need to exit this tb here, as we might have enabled interrupts. Reviewed-by: Richard Henderson <richard.henderson@linaro.org> Signed-off-by: Bastian Koppelmann <kbastian@mail.uni-paderborn.de> Message-Id: <20230621142302.1648383-9-kbastian@mail.uni-paderborn.de>
This commit is contained in:
parent
19a18edd88
commit
a9c37abdff
@ -7964,7 +7964,9 @@ static void decode_sys_interrupts(DisasContext *ctx)
|
||||
case OPC2_32_SYS_RESTORE:
|
||||
if (has_feature(ctx, TRICORE_FEATURE_16)) {
|
||||
if (ctx->priv == TRICORE_PRIV_SM || ctx->priv == TRICORE_PRIV_UM1) {
|
||||
tcg_gen_deposit_tl(cpu_ICR, cpu_ICR, cpu_gpr_d[r1], 8, 1);
|
||||
tcg_gen_deposit_tl(cpu_ICR, cpu_ICR, cpu_gpr_d[r1],
|
||||
ctx->icr_ie_offset, 1);
|
||||
ctx->base.is_jmp = DISAS_EXIT_UPDATE;
|
||||
} else {
|
||||
generate_trap(ctx, TRAPC_PROT, TIN1_PRIV);
|
||||
}
|
||||
|
Loading…
Reference in New Issue
Block a user