mirror of
https://github.com/qemu/qemu.git
synced 2024-12-04 01:03:38 +08:00
target/ppc: Implement HEIR SPR
The hypervisor emulation assistance interrupt modifies HEIR to contain the value of the instruction which caused the exception. Only TCG raises HEAI interrupts so this can be made TCG-only. Signed-off-by: Nicholas Piggin <npiggin@gmail.com> Signed-off-by: Cédric Le Goater <clg@kaod.org>
This commit is contained in:
parent
5a5d3b23cb
commit
a3c020d85e
@ -1647,6 +1647,7 @@ void ppc_compat_add_property(Object *obj, const char *name,
|
||||
#define SPR_HMER (0x150)
|
||||
#define SPR_HMEER (0x151)
|
||||
#define SPR_PCR (0x152)
|
||||
#define SPR_HEIR (0x153)
|
||||
#define SPR_BOOKE_LPIDR (0x152)
|
||||
#define SPR_BOOKE_TCR (0x154)
|
||||
#define SPR_BOOKE_TLB0PS (0x158)
|
||||
|
@ -1630,6 +1630,7 @@ static void register_8xx_sprs(CPUPPCState *env)
|
||||
* HSRR0 => SPR 314 (Power 2.04 hypv)
|
||||
* HSRR1 => SPR 315 (Power 2.04 hypv)
|
||||
* LPIDR => SPR 317 (970)
|
||||
* HEIR => SPR 339 (Power 2.05 hypv) (64-bit reg from 3.1)
|
||||
* EPR => SPR 702 (Power 2.04 emb)
|
||||
* perf => 768-783 (Power 2.04)
|
||||
* perf => 784-799 (Power 2.04)
|
||||
@ -5523,6 +5524,24 @@ static void register_power6_common_sprs(CPUPPCState *env)
|
||||
0x00000000);
|
||||
}
|
||||
|
||||
static void register_HEIR32_spr(CPUPPCState *env)
|
||||
{
|
||||
spr_register_hv(env, SPR_HEIR, "HEIR",
|
||||
SPR_NOACCESS, SPR_NOACCESS,
|
||||
SPR_NOACCESS, SPR_NOACCESS,
|
||||
&spr_read_generic, &spr_write_generic32,
|
||||
0x00000000);
|
||||
}
|
||||
|
||||
static void register_HEIR64_spr(CPUPPCState *env)
|
||||
{
|
||||
spr_register_hv(env, SPR_HEIR, "HEIR",
|
||||
SPR_NOACCESS, SPR_NOACCESS,
|
||||
SPR_NOACCESS, SPR_NOACCESS,
|
||||
&spr_read_generic, &spr_write_generic,
|
||||
0x00000000);
|
||||
}
|
||||
|
||||
static void register_power8_tce_address_control_sprs(CPUPPCState *env)
|
||||
{
|
||||
spr_register_kvm(env, SPR_TAR, "TAR",
|
||||
@ -5951,6 +5970,7 @@ static void init_proc_POWER7(CPUPPCState *env)
|
||||
register_power5p_ear_sprs(env);
|
||||
register_power5p_tb_sprs(env);
|
||||
register_power6_common_sprs(env);
|
||||
register_HEIR32_spr(env);
|
||||
register_power6_dbg_sprs(env);
|
||||
register_power7_book4_sprs(env);
|
||||
|
||||
@ -6073,6 +6093,7 @@ static void init_proc_POWER8(CPUPPCState *env)
|
||||
register_power5p_ear_sprs(env);
|
||||
register_power5p_tb_sprs(env);
|
||||
register_power6_common_sprs(env);
|
||||
register_HEIR32_spr(env);
|
||||
register_power6_dbg_sprs(env);
|
||||
register_power8_tce_address_control_sprs(env);
|
||||
register_power8_ids_sprs(env);
|
||||
@ -6235,6 +6256,7 @@ static void init_proc_POWER9(CPUPPCState *env)
|
||||
register_power5p_ear_sprs(env);
|
||||
register_power5p_tb_sprs(env);
|
||||
register_power6_common_sprs(env);
|
||||
register_HEIR32_spr(env);
|
||||
register_power6_dbg_sprs(env);
|
||||
register_power8_tce_address_control_sprs(env);
|
||||
register_power8_ids_sprs(env);
|
||||
@ -6427,6 +6449,7 @@ static void init_proc_POWER10(CPUPPCState *env)
|
||||
register_power5p_ear_sprs(env);
|
||||
register_power5p_tb_sprs(env);
|
||||
register_power6_common_sprs(env);
|
||||
register_HEIR64_spr(env);
|
||||
register_power6_dbg_sprs(env);
|
||||
register_power8_tce_address_control_sprs(env);
|
||||
register_power8_ids_sprs(env);
|
||||
|
@ -1642,13 +1642,28 @@ static void powerpc_excp_books(PowerPCCPU *cpu, int excp)
|
||||
case POWERPC_EXCP_HDECR: /* Hypervisor decrementer exception */
|
||||
case POWERPC_EXCP_HDSI: /* Hypervisor data storage exception */
|
||||
case POWERPC_EXCP_SDOOR_HV: /* Hypervisor Doorbell interrupt */
|
||||
case POWERPC_EXCP_HV_EMU:
|
||||
case POWERPC_EXCP_HVIRT: /* Hypervisor virtualization */
|
||||
srr0 = SPR_HSRR0;
|
||||
srr1 = SPR_HSRR1;
|
||||
new_msr |= (target_ulong)MSR_HVB;
|
||||
new_msr |= env->msr & ((target_ulong)1 << MSR_RI);
|
||||
break;
|
||||
#ifdef CONFIG_TCG
|
||||
case POWERPC_EXCP_HV_EMU: {
|
||||
uint32_t insn = ppc_ldl_code(env, env->nip);
|
||||
env->spr[SPR_HEIR] = insn;
|
||||
if (is_prefix_insn(env, insn)) {
|
||||
uint32_t insn2 = ppc_ldl_code(env, env->nip + 4);
|
||||
env->spr[SPR_HEIR] <<= 32;
|
||||
env->spr[SPR_HEIR] |= insn2;
|
||||
}
|
||||
srr0 = SPR_HSRR0;
|
||||
srr1 = SPR_HSRR1;
|
||||
new_msr |= (target_ulong)MSR_HVB;
|
||||
new_msr |= env->msr & ((target_ulong)1 << MSR_RI);
|
||||
break;
|
||||
}
|
||||
#endif
|
||||
case POWERPC_EXCP_VPU: /* Vector unavailable exception */
|
||||
case POWERPC_EXCP_VSXU: /* VSX unavailable exception */
|
||||
case POWERPC_EXCP_FU: /* Facility unavailable exception */
|
||||
|
Loading…
Reference in New Issue
Block a user