mirror of
https://github.com/qemu/qemu.git
synced 2024-11-26 12:23:36 +08:00
gt64xxx: fix decoding of ISD register
The GT64xxx's internal registers can be placed above the first 4 GiB in the address space, but not above the first 64 GiB. Correctly cast the register to a 64-bit integer, and mask away bits above bit 35. Datasheet at http://pdf.datasheetarchive.com/datasheetsmain/Datasheets-33/DSA-655889.pdf (bug reported by Coverity). Signed-off-by: Paolo Bonzini <pbonzini@redhat.com> Signed-off-by: Michael Tokarev <mjt@tls.msk.ru>
This commit is contained in:
parent
fccd35a046
commit
63fc7375d6
@ -275,7 +275,8 @@ static void check_reserved_space (hwaddr *start,
|
||||
|
||||
static void gt64120_isd_mapping(GT64120State *s)
|
||||
{
|
||||
hwaddr start = s->regs[GT_ISD] << 21;
|
||||
/* Bits 14:0 of ISD map to bits 35:21 of the start address. */
|
||||
hwaddr start = ((hwaddr)s->regs[GT_ISD] << 21) & 0xFFFE00000ull;
|
||||
hwaddr length = 0x1000;
|
||||
|
||||
if (s->ISD_length) {
|
||||
|
Loading…
Reference in New Issue
Block a user