mirror of
https://github.com/qemu/qemu.git
synced 2024-12-01 15:53:35 +08:00
hw/mips/malta: Rewrite CP0_MVPConf0 access using deposit()
PTC field has 8 bits, PVPE has 4. We plan to use the "hw/registerfields.h" API with MIPS CPU definitions (target/mips/cpu.h). Meanwhile we use magic 8 and 4. Signed-off-by: Philippe Mathieu-Daudé <f4bug@amsat.org> Reviewed-by: Richard Henderson <richard.henderson@linaro.org> Message-Id: <20201204222622.2743175-6-f4bug@amsat.org>
This commit is contained in:
parent
8de0f28046
commit
07741e6754
@ -24,6 +24,7 @@
|
||||
|
||||
#include "qemu/osdep.h"
|
||||
#include "qemu/units.h"
|
||||
#include "qemu/bitops.h"
|
||||
#include "qemu-common.h"
|
||||
#include "qemu/datadir.h"
|
||||
#include "cpu.h"
|
||||
@ -1136,8 +1137,11 @@ static void malta_mips_config(MIPSCPU *cpu)
|
||||
CPUState *cs = CPU(cpu);
|
||||
|
||||
if (ase_mt_available(env)) {
|
||||
env->mvp->CP0_MVPConf0 |= ((smp_cpus - 1) << CP0MVPC0_PVPE) |
|
||||
((smp_cpus * cs->nr_threads - 1) << CP0MVPC0_PTC);
|
||||
env->mvp->CP0_MVPConf0 = deposit32(env->mvp->CP0_MVPConf0,
|
||||
CP0MVPC0_PTC, 8,
|
||||
smp_cpus * cs->nr_threads - 1);
|
||||
env->mvp->CP0_MVPConf0 = deposit32(env->mvp->CP0_MVPConf0,
|
||||
CP0MVPC0_PVPE, 4, smp_cpus - 1);
|
||||
}
|
||||
}
|
||||
|
||||
|
Loading…
Reference in New Issue
Block a user