2007-09-17 05:08:06 +08:00
|
|
|
/*
|
2007-11-11 08:04:49 +08:00
|
|
|
* ARM Generic/Distributed Interrupt Controller
|
2006-09-24 01:40:58 +08:00
|
|
|
*
|
2007-11-11 08:04:49 +08:00
|
|
|
* Copyright (c) 2006-2007 CodeSourcery.
|
2006-09-24 01:40:58 +08:00
|
|
|
* Written by Paul Brook
|
|
|
|
*
|
2011-06-26 10:21:35 +08:00
|
|
|
* This code is licensed under the GPL.
|
2006-09-24 01:40:58 +08:00
|
|
|
*/
|
|
|
|
|
2007-11-11 08:04:49 +08:00
|
|
|
/* This file contains implementation code for the RealView EB interrupt
|
2012-04-13 19:39:09 +08:00
|
|
|
* controller, MPCore distributed interrupt controller and ARMv7-M
|
|
|
|
* Nested Vectored Interrupt Controller.
|
|
|
|
* It is compiled in two ways:
|
|
|
|
* (1) as a standalone file to produce a sysbus device which is a GIC
|
|
|
|
* that can be used on the realview board and as one of the builtin
|
|
|
|
* private peripherals for the ARM MP CPUs (11MPCore, A9, etc)
|
|
|
|
* (2) by being directly #included into armv7m_nvic.c to produce the
|
|
|
|
* armv7m_nvic device.
|
|
|
|
*/
|
2006-09-24 01:40:58 +08:00
|
|
|
|
2013-02-04 22:40:22 +08:00
|
|
|
#include "hw/sysbus.h"
|
2013-03-19 00:36:02 +08:00
|
|
|
#include "gic_internal.h"
|
2013-06-16 22:42:03 +08:00
|
|
|
#include "qom/cpu.h"
|
2012-04-13 19:39:07 +08:00
|
|
|
|
2006-09-24 01:40:58 +08:00
|
|
|
//#define DEBUG_GIC
|
|
|
|
|
|
|
|
#ifdef DEBUG_GIC
|
2009-05-14 01:53:17 +08:00
|
|
|
#define DPRINTF(fmt, ...) \
|
2012-06-18 09:00:18 +08:00
|
|
|
do { fprintf(stderr, "arm_gic: " fmt , ## __VA_ARGS__); } while (0)
|
2006-09-24 01:40:58 +08:00
|
|
|
#else
|
2009-05-14 01:53:17 +08:00
|
|
|
#define DPRINTF(fmt, ...) do {} while(0)
|
2006-09-24 01:40:58 +08:00
|
|
|
#endif
|
|
|
|
|
2012-05-03 00:49:39 +08:00
|
|
|
static const uint8_t gic_id[] = {
|
|
|
|
0x90, 0x13, 0x04, 0x00, 0x0d, 0xf0, 0x05, 0xb1
|
|
|
|
};
|
|
|
|
|
2009-11-13 12:31:22 +08:00
|
|
|
#define NUM_CPU(s) ((s)->num_cpu)
|
2007-11-11 08:04:49 +08:00
|
|
|
|
2012-10-12 18:54:39 +08:00
|
|
|
static inline int gic_get_current_cpu(GICState *s)
|
2012-04-13 19:39:07 +08:00
|
|
|
{
|
|
|
|
if (s->num_cpu > 1) {
|
2013-05-27 11:17:50 +08:00
|
|
|
return current_cpu->cpu_index;
|
2012-04-13 19:39:07 +08:00
|
|
|
}
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2006-09-24 01:40:58 +08:00
|
|
|
/* TODO: Many places that call this routine could be optimized. */
|
|
|
|
/* Update interrupt status after enabled or pending bits have been changed. */
|
2012-10-12 18:54:39 +08:00
|
|
|
void gic_update(GICState *s)
|
2006-09-24 01:40:58 +08:00
|
|
|
{
|
|
|
|
int best_irq;
|
|
|
|
int best_prio;
|
|
|
|
int irq;
|
2007-11-11 08:04:49 +08:00
|
|
|
int level;
|
|
|
|
int cpu;
|
|
|
|
int cm;
|
|
|
|
|
2009-11-13 12:31:22 +08:00
|
|
|
for (cpu = 0; cpu < NUM_CPU(s); cpu++) {
|
2007-11-11 08:04:49 +08:00
|
|
|
cm = 1 << cpu;
|
|
|
|
s->current_pending[cpu] = 1023;
|
|
|
|
if (!s->enabled || !s->cpu_enabled[cpu]) {
|
2012-04-13 19:39:09 +08:00
|
|
|
qemu_irq_lower(s->parent_irq[cpu]);
|
2007-11-11 08:04:49 +08:00
|
|
|
return;
|
|
|
|
}
|
|
|
|
best_prio = 0x100;
|
|
|
|
best_irq = 1023;
|
2012-01-17 18:54:07 +08:00
|
|
|
for (irq = 0; irq < s->num_irq; irq++) {
|
arm_gic: Fix GIC pending behavior
The existing implementation of the pending behavior in gic_set_irq,
gic_complete_irq, and the distributor pending set/clear registers does
not follow the semantics of the GICv2.0 specs, but may implement the
11MPCore support. Therefore, maintain the existing semantics for
11MPCore and v7M NVIC and change the behavior to be in accordance with
the GICv2.0 specs for "generic implementations" (s->revision == 1 ||
s->revision == 2).
Generic implementations distinguish between setting a level-triggered
interrupt pending through writes to the GICD_ISPENDR and when hardware
raises the interrupt line. Writing to the GICD_ICPENDR will not cause
the interrupt to become non-pending if the line is still active, and
conversely, if the line is deactivated but the interrupt is marked as
pending through a write to GICD_ISPENDR, the interrupt remains pending.
Handle this situation in the GIC_TEST_PENDING (which now becomes a
static inline named gic_test_pending) and let the 'pending' field
correspond only to the latched state of the D-flip flop in the GICv2.0
specs Figure 4-10.
The following changes are added:
gic_test_pending:
Make this a static inline and split out the 11MPCore from the generic
behavior. For the generic behavior, consider interrupts pending if:
((s->irq_state[irq].pending & (cm) != 0) ||
(!GIC_TEST_EDGE_TRIGGER(irq) && GIC_TEST_LEVEL(irq, cm))
gic_set_irq:
Split out the 11MPCore from the generic behavior. For the generic
behavior, always GIC_SET_LEVEL() on positive level, but only
GIC_SET_PENDING for edge-triggered interrupts and always simply
GIC_CLEAR_LEVEL() on negative level.
gic_complete_irq:
Only resample the line for line-triggered interrupts on an 11MPCore.
Generic implementations will sample the line directly in
gic_test_pending().
Signed-off-by: Christoffer Dall <christoffer.dall@linaro.org>
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
2013-11-19 12:32:00 +08:00
|
|
|
if (GIC_TEST_ENABLED(irq, cm) && gic_test_pending(s, irq, cm)) {
|
2007-11-11 08:04:49 +08:00
|
|
|
if (GIC_GET_PRIORITY(irq, cpu) < best_prio) {
|
|
|
|
best_prio = GIC_GET_PRIORITY(irq, cpu);
|
|
|
|
best_irq = irq;
|
|
|
|
}
|
2006-09-24 01:40:58 +08:00
|
|
|
}
|
|
|
|
}
|
2007-11-11 08:04:49 +08:00
|
|
|
level = 0;
|
2012-12-11 19:30:37 +08:00
|
|
|
if (best_prio < s->priority_mask[cpu]) {
|
2007-11-11 08:04:49 +08:00
|
|
|
s->current_pending[cpu] = best_irq;
|
|
|
|
if (best_prio < s->running_priority[cpu]) {
|
2012-12-04 14:04:36 +08:00
|
|
|
DPRINTF("Raised pending IRQ %d (cpu %d)\n", best_irq, cpu);
|
2007-11-11 08:04:49 +08:00
|
|
|
level = 1;
|
|
|
|
}
|
2006-09-24 01:40:58 +08:00
|
|
|
}
|
2007-11-11 08:04:49 +08:00
|
|
|
qemu_set_irq(s->parent_irq[cpu], level);
|
2006-09-24 01:40:58 +08:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2012-10-12 18:54:39 +08:00
|
|
|
void gic_set_pending_private(GICState *s, int cpu, int irq)
|
2007-11-11 08:04:49 +08:00
|
|
|
{
|
|
|
|
int cm = 1 << cpu;
|
|
|
|
|
arm_gic: Fix GIC pending behavior
The existing implementation of the pending behavior in gic_set_irq,
gic_complete_irq, and the distributor pending set/clear registers does
not follow the semantics of the GICv2.0 specs, but may implement the
11MPCore support. Therefore, maintain the existing semantics for
11MPCore and v7M NVIC and change the behavior to be in accordance with
the GICv2.0 specs for "generic implementations" (s->revision == 1 ||
s->revision == 2).
Generic implementations distinguish between setting a level-triggered
interrupt pending through writes to the GICD_ISPENDR and when hardware
raises the interrupt line. Writing to the GICD_ICPENDR will not cause
the interrupt to become non-pending if the line is still active, and
conversely, if the line is deactivated but the interrupt is marked as
pending through a write to GICD_ISPENDR, the interrupt remains pending.
Handle this situation in the GIC_TEST_PENDING (which now becomes a
static inline named gic_test_pending) and let the 'pending' field
correspond only to the latched state of the D-flip flop in the GICv2.0
specs Figure 4-10.
The following changes are added:
gic_test_pending:
Make this a static inline and split out the 11MPCore from the generic
behavior. For the generic behavior, consider interrupts pending if:
((s->irq_state[irq].pending & (cm) != 0) ||
(!GIC_TEST_EDGE_TRIGGER(irq) && GIC_TEST_LEVEL(irq, cm))
gic_set_irq:
Split out the 11MPCore from the generic behavior. For the generic
behavior, always GIC_SET_LEVEL() on positive level, but only
GIC_SET_PENDING for edge-triggered interrupts and always simply
GIC_CLEAR_LEVEL() on negative level.
gic_complete_irq:
Only resample the line for line-triggered interrupts on an 11MPCore.
Generic implementations will sample the line directly in
gic_test_pending().
Signed-off-by: Christoffer Dall <christoffer.dall@linaro.org>
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
2013-11-19 12:32:00 +08:00
|
|
|
if (gic_test_pending(s, irq, cm)) {
|
2007-11-11 08:04:49 +08:00
|
|
|
return;
|
arm_gic: Fix GIC pending behavior
The existing implementation of the pending behavior in gic_set_irq,
gic_complete_irq, and the distributor pending set/clear registers does
not follow the semantics of the GICv2.0 specs, but may implement the
11MPCore support. Therefore, maintain the existing semantics for
11MPCore and v7M NVIC and change the behavior to be in accordance with
the GICv2.0 specs for "generic implementations" (s->revision == 1 ||
s->revision == 2).
Generic implementations distinguish between setting a level-triggered
interrupt pending through writes to the GICD_ISPENDR and when hardware
raises the interrupt line. Writing to the GICD_ICPENDR will not cause
the interrupt to become non-pending if the line is still active, and
conversely, if the line is deactivated but the interrupt is marked as
pending through a write to GICD_ISPENDR, the interrupt remains pending.
Handle this situation in the GIC_TEST_PENDING (which now becomes a
static inline named gic_test_pending) and let the 'pending' field
correspond only to the latched state of the D-flip flop in the GICv2.0
specs Figure 4-10.
The following changes are added:
gic_test_pending:
Make this a static inline and split out the 11MPCore from the generic
behavior. For the generic behavior, consider interrupts pending if:
((s->irq_state[irq].pending & (cm) != 0) ||
(!GIC_TEST_EDGE_TRIGGER(irq) && GIC_TEST_LEVEL(irq, cm))
gic_set_irq:
Split out the 11MPCore from the generic behavior. For the generic
behavior, always GIC_SET_LEVEL() on positive level, but only
GIC_SET_PENDING for edge-triggered interrupts and always simply
GIC_CLEAR_LEVEL() on negative level.
gic_complete_irq:
Only resample the line for line-triggered interrupts on an 11MPCore.
Generic implementations will sample the line directly in
gic_test_pending().
Signed-off-by: Christoffer Dall <christoffer.dall@linaro.org>
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
2013-11-19 12:32:00 +08:00
|
|
|
}
|
2007-11-11 08:04:49 +08:00
|
|
|
|
|
|
|
DPRINTF("Set %d pending cpu %d\n", irq, cpu);
|
|
|
|
GIC_SET_PENDING(irq, cm);
|
|
|
|
gic_update(s);
|
|
|
|
}
|
|
|
|
|
arm_gic: Fix GIC pending behavior
The existing implementation of the pending behavior in gic_set_irq,
gic_complete_irq, and the distributor pending set/clear registers does
not follow the semantics of the GICv2.0 specs, but may implement the
11MPCore support. Therefore, maintain the existing semantics for
11MPCore and v7M NVIC and change the behavior to be in accordance with
the GICv2.0 specs for "generic implementations" (s->revision == 1 ||
s->revision == 2).
Generic implementations distinguish between setting a level-triggered
interrupt pending through writes to the GICD_ISPENDR and when hardware
raises the interrupt line. Writing to the GICD_ICPENDR will not cause
the interrupt to become non-pending if the line is still active, and
conversely, if the line is deactivated but the interrupt is marked as
pending through a write to GICD_ISPENDR, the interrupt remains pending.
Handle this situation in the GIC_TEST_PENDING (which now becomes a
static inline named gic_test_pending) and let the 'pending' field
correspond only to the latched state of the D-flip flop in the GICv2.0
specs Figure 4-10.
The following changes are added:
gic_test_pending:
Make this a static inline and split out the 11MPCore from the generic
behavior. For the generic behavior, consider interrupts pending if:
((s->irq_state[irq].pending & (cm) != 0) ||
(!GIC_TEST_EDGE_TRIGGER(irq) && GIC_TEST_LEVEL(irq, cm))
gic_set_irq:
Split out the 11MPCore from the generic behavior. For the generic
behavior, always GIC_SET_LEVEL() on positive level, but only
GIC_SET_PENDING for edge-triggered interrupts and always simply
GIC_CLEAR_LEVEL() on negative level.
gic_complete_irq:
Only resample the line for line-triggered interrupts on an 11MPCore.
Generic implementations will sample the line directly in
gic_test_pending().
Signed-off-by: Christoffer Dall <christoffer.dall@linaro.org>
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
2013-11-19 12:32:00 +08:00
|
|
|
static void gic_set_irq_11mpcore(GICState *s, int irq, int level,
|
|
|
|
int cm, int target)
|
|
|
|
{
|
|
|
|
if (level) {
|
|
|
|
GIC_SET_LEVEL(irq, cm);
|
|
|
|
if (GIC_TEST_EDGE_TRIGGER(irq) || GIC_TEST_ENABLED(irq, cm)) {
|
|
|
|
DPRINTF("Set %d pending mask %x\n", irq, target);
|
|
|
|
GIC_SET_PENDING(irq, target);
|
|
|
|
}
|
|
|
|
} else {
|
|
|
|
GIC_CLEAR_LEVEL(irq, cm);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static void gic_set_irq_generic(GICState *s, int irq, int level,
|
|
|
|
int cm, int target)
|
|
|
|
{
|
|
|
|
if (level) {
|
|
|
|
GIC_SET_LEVEL(irq, cm);
|
|
|
|
DPRINTF("Set %d pending mask %x\n", irq, target);
|
|
|
|
if (GIC_TEST_EDGE_TRIGGER(irq)) {
|
|
|
|
GIC_SET_PENDING(irq, target);
|
|
|
|
}
|
|
|
|
} else {
|
|
|
|
GIC_CLEAR_LEVEL(irq, cm);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2007-11-11 08:04:49 +08:00
|
|
|
/* Process a change in an external IRQ input. */
|
2006-09-24 01:40:58 +08:00
|
|
|
static void gic_set_irq(void *opaque, int irq, int level)
|
|
|
|
{
|
2012-04-13 19:39:07 +08:00
|
|
|
/* Meaning of the 'irq' parameter:
|
|
|
|
* [0..N-1] : external interrupts
|
|
|
|
* [N..N+31] : PPI (internal) interrupts for CPU 0
|
|
|
|
* [N+32..N+63] : PPI (internal interrupts for CPU 1
|
|
|
|
* ...
|
|
|
|
*/
|
2012-10-12 18:54:39 +08:00
|
|
|
GICState *s = (GICState *)opaque;
|
2012-04-13 19:39:07 +08:00
|
|
|
int cm, target;
|
|
|
|
if (irq < (s->num_irq - GIC_INTERNAL)) {
|
|
|
|
/* The first external input line is internal interrupt 32. */
|
|
|
|
cm = ALL_CPU_MASK;
|
|
|
|
irq += GIC_INTERNAL;
|
|
|
|
target = GIC_TARGET(irq);
|
|
|
|
} else {
|
|
|
|
int cpu;
|
|
|
|
irq -= (s->num_irq - GIC_INTERNAL);
|
|
|
|
cpu = irq / GIC_INTERNAL;
|
|
|
|
irq %= GIC_INTERNAL;
|
|
|
|
cm = 1 << cpu;
|
|
|
|
target = cm;
|
|
|
|
}
|
|
|
|
|
2013-11-19 12:32:00 +08:00
|
|
|
assert(irq >= GIC_NR_SGIS);
|
|
|
|
|
2012-04-13 19:39:07 +08:00
|
|
|
if (level == GIC_TEST_LEVEL(irq, cm)) {
|
2006-09-24 01:40:58 +08:00
|
|
|
return;
|
2012-04-13 19:39:07 +08:00
|
|
|
}
|
2006-09-24 01:40:58 +08:00
|
|
|
|
arm_gic: Fix GIC pending behavior
The existing implementation of the pending behavior in gic_set_irq,
gic_complete_irq, and the distributor pending set/clear registers does
not follow the semantics of the GICv2.0 specs, but may implement the
11MPCore support. Therefore, maintain the existing semantics for
11MPCore and v7M NVIC and change the behavior to be in accordance with
the GICv2.0 specs for "generic implementations" (s->revision == 1 ||
s->revision == 2).
Generic implementations distinguish between setting a level-triggered
interrupt pending through writes to the GICD_ISPENDR and when hardware
raises the interrupt line. Writing to the GICD_ICPENDR will not cause
the interrupt to become non-pending if the line is still active, and
conversely, if the line is deactivated but the interrupt is marked as
pending through a write to GICD_ISPENDR, the interrupt remains pending.
Handle this situation in the GIC_TEST_PENDING (which now becomes a
static inline named gic_test_pending) and let the 'pending' field
correspond only to the latched state of the D-flip flop in the GICv2.0
specs Figure 4-10.
The following changes are added:
gic_test_pending:
Make this a static inline and split out the 11MPCore from the generic
behavior. For the generic behavior, consider interrupts pending if:
((s->irq_state[irq].pending & (cm) != 0) ||
(!GIC_TEST_EDGE_TRIGGER(irq) && GIC_TEST_LEVEL(irq, cm))
gic_set_irq:
Split out the 11MPCore from the generic behavior. For the generic
behavior, always GIC_SET_LEVEL() on positive level, but only
GIC_SET_PENDING for edge-triggered interrupts and always simply
GIC_CLEAR_LEVEL() on negative level.
gic_complete_irq:
Only resample the line for line-triggered interrupts on an 11MPCore.
Generic implementations will sample the line directly in
gic_test_pending().
Signed-off-by: Christoffer Dall <christoffer.dall@linaro.org>
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
2013-11-19 12:32:00 +08:00
|
|
|
if (s->revision == REV_11MPCORE || s->revision == REV_NVIC) {
|
|
|
|
gic_set_irq_11mpcore(s, irq, level, cm, target);
|
2006-09-24 01:40:58 +08:00
|
|
|
} else {
|
arm_gic: Fix GIC pending behavior
The existing implementation of the pending behavior in gic_set_irq,
gic_complete_irq, and the distributor pending set/clear registers does
not follow the semantics of the GICv2.0 specs, but may implement the
11MPCore support. Therefore, maintain the existing semantics for
11MPCore and v7M NVIC and change the behavior to be in accordance with
the GICv2.0 specs for "generic implementations" (s->revision == 1 ||
s->revision == 2).
Generic implementations distinguish between setting a level-triggered
interrupt pending through writes to the GICD_ISPENDR and when hardware
raises the interrupt line. Writing to the GICD_ICPENDR will not cause
the interrupt to become non-pending if the line is still active, and
conversely, if the line is deactivated but the interrupt is marked as
pending through a write to GICD_ISPENDR, the interrupt remains pending.
Handle this situation in the GIC_TEST_PENDING (which now becomes a
static inline named gic_test_pending) and let the 'pending' field
correspond only to the latched state of the D-flip flop in the GICv2.0
specs Figure 4-10.
The following changes are added:
gic_test_pending:
Make this a static inline and split out the 11MPCore from the generic
behavior. For the generic behavior, consider interrupts pending if:
((s->irq_state[irq].pending & (cm) != 0) ||
(!GIC_TEST_EDGE_TRIGGER(irq) && GIC_TEST_LEVEL(irq, cm))
gic_set_irq:
Split out the 11MPCore from the generic behavior. For the generic
behavior, always GIC_SET_LEVEL() on positive level, but only
GIC_SET_PENDING for edge-triggered interrupts and always simply
GIC_CLEAR_LEVEL() on negative level.
gic_complete_irq:
Only resample the line for line-triggered interrupts on an 11MPCore.
Generic implementations will sample the line directly in
gic_test_pending().
Signed-off-by: Christoffer Dall <christoffer.dall@linaro.org>
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
2013-11-19 12:32:00 +08:00
|
|
|
gic_set_irq_generic(s, irq, level, cm, target);
|
2006-09-24 01:40:58 +08:00
|
|
|
}
|
arm_gic: Fix GIC pending behavior
The existing implementation of the pending behavior in gic_set_irq,
gic_complete_irq, and the distributor pending set/clear registers does
not follow the semantics of the GICv2.0 specs, but may implement the
11MPCore support. Therefore, maintain the existing semantics for
11MPCore and v7M NVIC and change the behavior to be in accordance with
the GICv2.0 specs for "generic implementations" (s->revision == 1 ||
s->revision == 2).
Generic implementations distinguish between setting a level-triggered
interrupt pending through writes to the GICD_ISPENDR and when hardware
raises the interrupt line. Writing to the GICD_ICPENDR will not cause
the interrupt to become non-pending if the line is still active, and
conversely, if the line is deactivated but the interrupt is marked as
pending through a write to GICD_ISPENDR, the interrupt remains pending.
Handle this situation in the GIC_TEST_PENDING (which now becomes a
static inline named gic_test_pending) and let the 'pending' field
correspond only to the latched state of the D-flip flop in the GICv2.0
specs Figure 4-10.
The following changes are added:
gic_test_pending:
Make this a static inline and split out the 11MPCore from the generic
behavior. For the generic behavior, consider interrupts pending if:
((s->irq_state[irq].pending & (cm) != 0) ||
(!GIC_TEST_EDGE_TRIGGER(irq) && GIC_TEST_LEVEL(irq, cm))
gic_set_irq:
Split out the 11MPCore from the generic behavior. For the generic
behavior, always GIC_SET_LEVEL() on positive level, but only
GIC_SET_PENDING for edge-triggered interrupts and always simply
GIC_CLEAR_LEVEL() on negative level.
gic_complete_irq:
Only resample the line for line-triggered interrupts on an 11MPCore.
Generic implementations will sample the line directly in
gic_test_pending().
Signed-off-by: Christoffer Dall <christoffer.dall@linaro.org>
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
2013-11-19 12:32:00 +08:00
|
|
|
|
2006-09-24 01:40:58 +08:00
|
|
|
gic_update(s);
|
|
|
|
}
|
|
|
|
|
2012-10-12 18:54:39 +08:00
|
|
|
static void gic_set_running_irq(GICState *s, int cpu, int irq)
|
2006-09-24 01:40:58 +08:00
|
|
|
{
|
2007-11-11 08:04:49 +08:00
|
|
|
s->running_irq[cpu] = irq;
|
|
|
|
if (irq == 1023) {
|
|
|
|
s->running_priority[cpu] = 0x100;
|
|
|
|
} else {
|
|
|
|
s->running_priority[cpu] = GIC_GET_PRIORITY(irq, cpu);
|
|
|
|
}
|
2006-09-24 01:40:58 +08:00
|
|
|
gic_update(s);
|
|
|
|
}
|
|
|
|
|
2012-10-12 18:54:39 +08:00
|
|
|
uint32_t gic_acknowledge_irq(GICState *s, int cpu)
|
2006-09-24 01:40:58 +08:00
|
|
|
{
|
2013-11-19 12:32:00 +08:00
|
|
|
int ret, irq, src;
|
2007-11-11 08:04:49 +08:00
|
|
|
int cm = 1 << cpu;
|
2013-11-19 12:32:00 +08:00
|
|
|
irq = s->current_pending[cpu];
|
|
|
|
if (irq == 1023
|
|
|
|
|| GIC_GET_PRIORITY(irq, cpu) >= s->running_priority[cpu]) {
|
2006-09-24 01:40:58 +08:00
|
|
|
DPRINTF("ACK no pending IRQ\n");
|
|
|
|
return 1023;
|
|
|
|
}
|
2013-11-19 12:32:00 +08:00
|
|
|
s->last_active[irq][cpu] = s->running_irq[cpu];
|
|
|
|
|
2014-02-20 18:35:48 +08:00
|
|
|
if (s->revision == REV_11MPCORE || s->revision == REV_NVIC) {
|
2013-11-19 12:32:00 +08:00
|
|
|
/* Clear pending flags for both level and edge triggered interrupts.
|
|
|
|
* Level triggered IRQs will be reasserted once they become inactive.
|
|
|
|
*/
|
|
|
|
GIC_CLEAR_PENDING(irq, GIC_TEST_MODEL(irq) ? ALL_CPU_MASK : cm);
|
|
|
|
ret = irq;
|
|
|
|
} else {
|
|
|
|
if (irq < GIC_NR_SGIS) {
|
|
|
|
/* Lookup the source CPU for the SGI and clear this in the
|
|
|
|
* sgi_pending map. Return the src and clear the overall pending
|
|
|
|
* state on this CPU if the SGI is not pending from any CPUs.
|
|
|
|
*/
|
|
|
|
assert(s->sgi_pending[irq][cpu] != 0);
|
|
|
|
src = ctz32(s->sgi_pending[irq][cpu]);
|
|
|
|
s->sgi_pending[irq][cpu] &= ~(1 << src);
|
|
|
|
if (s->sgi_pending[irq][cpu] == 0) {
|
|
|
|
GIC_CLEAR_PENDING(irq, GIC_TEST_MODEL(irq) ? ALL_CPU_MASK : cm);
|
|
|
|
}
|
|
|
|
ret = irq | ((src & 0x7) << 10);
|
|
|
|
} else {
|
|
|
|
/* Clear pending state for both level and edge triggered
|
|
|
|
* interrupts. (level triggered interrupts with an active line
|
|
|
|
* remain pending, see gic_test_pending)
|
|
|
|
*/
|
|
|
|
GIC_CLEAR_PENDING(irq, GIC_TEST_MODEL(irq) ? ALL_CPU_MASK : cm);
|
|
|
|
ret = irq;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
gic_set_running_irq(s, cpu, irq);
|
|
|
|
DPRINTF("ACK %d\n", irq);
|
|
|
|
return ret;
|
2006-09-24 01:40:58 +08:00
|
|
|
}
|
|
|
|
|
2013-12-21 14:09:33 +08:00
|
|
|
void gic_set_priority(GICState *s, int cpu, int irq, uint8_t val)
|
|
|
|
{
|
|
|
|
if (irq < GIC_INTERNAL) {
|
|
|
|
s->priority1[irq][cpu] = val;
|
|
|
|
} else {
|
|
|
|
s->priority2[(irq) - GIC_INTERNAL] = val;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2012-10-12 18:54:39 +08:00
|
|
|
void gic_complete_irq(GICState *s, int cpu, int irq)
|
2006-09-24 01:40:58 +08:00
|
|
|
{
|
|
|
|
int update = 0;
|
2007-11-11 08:04:49 +08:00
|
|
|
int cm = 1 << cpu;
|
2007-01-03 03:33:15 +08:00
|
|
|
DPRINTF("EOI %d\n", irq);
|
2012-01-17 18:54:07 +08:00
|
|
|
if (irq >= s->num_irq) {
|
2011-12-02 02:37:17 +08:00
|
|
|
/* This handles two cases:
|
|
|
|
* 1. If software writes the ID of a spurious interrupt [ie 1023]
|
|
|
|
* to the GICC_EOIR, the GIC ignores that write.
|
|
|
|
* 2. If software writes the number of a non-existent interrupt
|
|
|
|
* this must be a subcase of "value written does not match the last
|
|
|
|
* valid interrupt value read from the Interrupt Acknowledge
|
|
|
|
* register" and so this is UNPREDICTABLE. We choose to ignore it.
|
|
|
|
*/
|
|
|
|
return;
|
|
|
|
}
|
2007-11-11 08:04:49 +08:00
|
|
|
if (s->running_irq[cpu] == 1023)
|
2006-09-24 01:40:58 +08:00
|
|
|
return; /* No active IRQ. */
|
arm_gic: Fix GIC pending behavior
The existing implementation of the pending behavior in gic_set_irq,
gic_complete_irq, and the distributor pending set/clear registers does
not follow the semantics of the GICv2.0 specs, but may implement the
11MPCore support. Therefore, maintain the existing semantics for
11MPCore and v7M NVIC and change the behavior to be in accordance with
the GICv2.0 specs for "generic implementations" (s->revision == 1 ||
s->revision == 2).
Generic implementations distinguish between setting a level-triggered
interrupt pending through writes to the GICD_ISPENDR and when hardware
raises the interrupt line. Writing to the GICD_ICPENDR will not cause
the interrupt to become non-pending if the line is still active, and
conversely, if the line is deactivated but the interrupt is marked as
pending through a write to GICD_ISPENDR, the interrupt remains pending.
Handle this situation in the GIC_TEST_PENDING (which now becomes a
static inline named gic_test_pending) and let the 'pending' field
correspond only to the latched state of the D-flip flop in the GICv2.0
specs Figure 4-10.
The following changes are added:
gic_test_pending:
Make this a static inline and split out the 11MPCore from the generic
behavior. For the generic behavior, consider interrupts pending if:
((s->irq_state[irq].pending & (cm) != 0) ||
(!GIC_TEST_EDGE_TRIGGER(irq) && GIC_TEST_LEVEL(irq, cm))
gic_set_irq:
Split out the 11MPCore from the generic behavior. For the generic
behavior, always GIC_SET_LEVEL() on positive level, but only
GIC_SET_PENDING for edge-triggered interrupts and always simply
GIC_CLEAR_LEVEL() on negative level.
gic_complete_irq:
Only resample the line for line-triggered interrupts on an 11MPCore.
Generic implementations will sample the line directly in
gic_test_pending().
Signed-off-by: Christoffer Dall <christoffer.dall@linaro.org>
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
2013-11-19 12:32:00 +08:00
|
|
|
|
|
|
|
if (s->revision == REV_11MPCORE || s->revision == REV_NVIC) {
|
|
|
|
/* Mark level triggered interrupts as pending if they are still
|
|
|
|
raised. */
|
|
|
|
if (!GIC_TEST_EDGE_TRIGGER(irq) && GIC_TEST_ENABLED(irq, cm)
|
|
|
|
&& GIC_TEST_LEVEL(irq, cm) && (GIC_TARGET(irq) & cm) != 0) {
|
|
|
|
DPRINTF("Set %d pending mask %x\n", irq, cm);
|
|
|
|
GIC_SET_PENDING(irq, cm);
|
|
|
|
update = 1;
|
|
|
|
}
|
2006-09-24 01:40:58 +08:00
|
|
|
}
|
arm_gic: Fix GIC pending behavior
The existing implementation of the pending behavior in gic_set_irq,
gic_complete_irq, and the distributor pending set/clear registers does
not follow the semantics of the GICv2.0 specs, but may implement the
11MPCore support. Therefore, maintain the existing semantics for
11MPCore and v7M NVIC and change the behavior to be in accordance with
the GICv2.0 specs for "generic implementations" (s->revision == 1 ||
s->revision == 2).
Generic implementations distinguish between setting a level-triggered
interrupt pending through writes to the GICD_ISPENDR and when hardware
raises the interrupt line. Writing to the GICD_ICPENDR will not cause
the interrupt to become non-pending if the line is still active, and
conversely, if the line is deactivated but the interrupt is marked as
pending through a write to GICD_ISPENDR, the interrupt remains pending.
Handle this situation in the GIC_TEST_PENDING (which now becomes a
static inline named gic_test_pending) and let the 'pending' field
correspond only to the latched state of the D-flip flop in the GICv2.0
specs Figure 4-10.
The following changes are added:
gic_test_pending:
Make this a static inline and split out the 11MPCore from the generic
behavior. For the generic behavior, consider interrupts pending if:
((s->irq_state[irq].pending & (cm) != 0) ||
(!GIC_TEST_EDGE_TRIGGER(irq) && GIC_TEST_LEVEL(irq, cm))
gic_set_irq:
Split out the 11MPCore from the generic behavior. For the generic
behavior, always GIC_SET_LEVEL() on positive level, but only
GIC_SET_PENDING for edge-triggered interrupts and always simply
GIC_CLEAR_LEVEL() on negative level.
gic_complete_irq:
Only resample the line for line-triggered interrupts on an 11MPCore.
Generic implementations will sample the line directly in
gic_test_pending().
Signed-off-by: Christoffer Dall <christoffer.dall@linaro.org>
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
2013-11-19 12:32:00 +08:00
|
|
|
|
2007-11-11 08:04:49 +08:00
|
|
|
if (irq != s->running_irq[cpu]) {
|
2006-09-24 01:40:58 +08:00
|
|
|
/* Complete an IRQ that is not currently running. */
|
2007-11-11 08:04:49 +08:00
|
|
|
int tmp = s->running_irq[cpu];
|
|
|
|
while (s->last_active[tmp][cpu] != 1023) {
|
|
|
|
if (s->last_active[tmp][cpu] == irq) {
|
|
|
|
s->last_active[tmp][cpu] = s->last_active[irq][cpu];
|
2006-09-24 01:40:58 +08:00
|
|
|
break;
|
|
|
|
}
|
2007-11-11 08:04:49 +08:00
|
|
|
tmp = s->last_active[tmp][cpu];
|
2006-09-24 01:40:58 +08:00
|
|
|
}
|
|
|
|
if (update) {
|
|
|
|
gic_update(s);
|
|
|
|
}
|
|
|
|
} else {
|
|
|
|
/* Complete the current running IRQ. */
|
2007-11-11 08:04:49 +08:00
|
|
|
gic_set_running_irq(s, cpu, s->last_active[s->running_irq[cpu]][cpu]);
|
2006-09-24 01:40:58 +08:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2012-10-23 18:30:10 +08:00
|
|
|
static uint32_t gic_dist_readb(void *opaque, hwaddr offset)
|
2006-09-24 01:40:58 +08:00
|
|
|
{
|
2012-10-12 18:54:39 +08:00
|
|
|
GICState *s = (GICState *)opaque;
|
2006-09-24 01:40:58 +08:00
|
|
|
uint32_t res;
|
|
|
|
int irq;
|
|
|
|
int i;
|
2007-11-11 08:04:49 +08:00
|
|
|
int cpu;
|
|
|
|
int cm;
|
|
|
|
int mask;
|
2006-09-24 01:40:58 +08:00
|
|
|
|
2012-04-13 19:39:07 +08:00
|
|
|
cpu = gic_get_current_cpu(s);
|
2007-11-11 08:04:49 +08:00
|
|
|
cm = 1 << cpu;
|
2006-09-24 01:40:58 +08:00
|
|
|
if (offset < 0x100) {
|
|
|
|
if (offset == 0)
|
|
|
|
return s->enabled;
|
|
|
|
if (offset == 4)
|
2012-01-17 18:54:07 +08:00
|
|
|
return ((s->num_irq / 32) - 1) | ((NUM_CPU(s) - 1) << 5);
|
2006-09-24 01:40:58 +08:00
|
|
|
if (offset < 0x08)
|
|
|
|
return 0;
|
2011-12-29 14:19:53 +08:00
|
|
|
if (offset >= 0x80) {
|
|
|
|
/* Interrupt Security , RAZ/WI */
|
|
|
|
return 0;
|
|
|
|
}
|
2006-09-24 01:40:58 +08:00
|
|
|
goto bad_reg;
|
|
|
|
} else if (offset < 0x200) {
|
|
|
|
/* Interrupt Set/Clear Enable. */
|
|
|
|
if (offset < 0x180)
|
|
|
|
irq = (offset - 0x100) * 8;
|
|
|
|
else
|
|
|
|
irq = (offset - 0x180) * 8;
|
2007-11-11 08:04:49 +08:00
|
|
|
irq += GIC_BASE_IRQ;
|
2012-01-17 18:54:07 +08:00
|
|
|
if (irq >= s->num_irq)
|
2006-09-24 01:40:58 +08:00
|
|
|
goto bad_reg;
|
|
|
|
res = 0;
|
|
|
|
for (i = 0; i < 8; i++) {
|
2011-11-07 00:01:08 +08:00
|
|
|
if (GIC_TEST_ENABLED(irq + i, cm)) {
|
2006-09-24 01:40:58 +08:00
|
|
|
res |= (1 << i);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
} else if (offset < 0x300) {
|
|
|
|
/* Interrupt Set/Clear Pending. */
|
|
|
|
if (offset < 0x280)
|
|
|
|
irq = (offset - 0x200) * 8;
|
|
|
|
else
|
|
|
|
irq = (offset - 0x280) * 8;
|
2007-11-11 08:04:49 +08:00
|
|
|
irq += GIC_BASE_IRQ;
|
2012-01-17 18:54:07 +08:00
|
|
|
if (irq >= s->num_irq)
|
2006-09-24 01:40:58 +08:00
|
|
|
goto bad_reg;
|
|
|
|
res = 0;
|
2012-03-02 19:56:38 +08:00
|
|
|
mask = (irq < GIC_INTERNAL) ? cm : ALL_CPU_MASK;
|
2006-09-24 01:40:58 +08:00
|
|
|
for (i = 0; i < 8; i++) {
|
arm_gic: Fix GIC pending behavior
The existing implementation of the pending behavior in gic_set_irq,
gic_complete_irq, and the distributor pending set/clear registers does
not follow the semantics of the GICv2.0 specs, but may implement the
11MPCore support. Therefore, maintain the existing semantics for
11MPCore and v7M NVIC and change the behavior to be in accordance with
the GICv2.0 specs for "generic implementations" (s->revision == 1 ||
s->revision == 2).
Generic implementations distinguish between setting a level-triggered
interrupt pending through writes to the GICD_ISPENDR and when hardware
raises the interrupt line. Writing to the GICD_ICPENDR will not cause
the interrupt to become non-pending if the line is still active, and
conversely, if the line is deactivated but the interrupt is marked as
pending through a write to GICD_ISPENDR, the interrupt remains pending.
Handle this situation in the GIC_TEST_PENDING (which now becomes a
static inline named gic_test_pending) and let the 'pending' field
correspond only to the latched state of the D-flip flop in the GICv2.0
specs Figure 4-10.
The following changes are added:
gic_test_pending:
Make this a static inline and split out the 11MPCore from the generic
behavior. For the generic behavior, consider interrupts pending if:
((s->irq_state[irq].pending & (cm) != 0) ||
(!GIC_TEST_EDGE_TRIGGER(irq) && GIC_TEST_LEVEL(irq, cm))
gic_set_irq:
Split out the 11MPCore from the generic behavior. For the generic
behavior, always GIC_SET_LEVEL() on positive level, but only
GIC_SET_PENDING for edge-triggered interrupts and always simply
GIC_CLEAR_LEVEL() on negative level.
gic_complete_irq:
Only resample the line for line-triggered interrupts on an 11MPCore.
Generic implementations will sample the line directly in
gic_test_pending().
Signed-off-by: Christoffer Dall <christoffer.dall@linaro.org>
Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
2013-11-19 12:32:00 +08:00
|
|
|
if (gic_test_pending(s, irq + i, mask)) {
|
2006-09-24 01:40:58 +08:00
|
|
|
res |= (1 << i);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
} else if (offset < 0x400) {
|
|
|
|
/* Interrupt Active. */
|
2007-11-11 08:04:49 +08:00
|
|
|
irq = (offset - 0x300) * 8 + GIC_BASE_IRQ;
|
2012-01-17 18:54:07 +08:00
|
|
|
if (irq >= s->num_irq)
|
2006-09-24 01:40:58 +08:00
|
|
|
goto bad_reg;
|
|
|
|
res = 0;
|
2012-03-02 19:56:38 +08:00
|
|
|
mask = (irq < GIC_INTERNAL) ? cm : ALL_CPU_MASK;
|
2006-09-24 01:40:58 +08:00
|
|
|
for (i = 0; i < 8; i++) {
|
2007-11-11 08:04:49 +08:00
|
|
|
if (GIC_TEST_ACTIVE(irq + i, mask)) {
|
2006-09-24 01:40:58 +08:00
|
|
|
res |= (1 << i);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
} else if (offset < 0x800) {
|
|
|
|
/* Interrupt Priority. */
|
2007-11-11 08:04:49 +08:00
|
|
|
irq = (offset - 0x400) + GIC_BASE_IRQ;
|
2012-01-17 18:54:07 +08:00
|
|
|
if (irq >= s->num_irq)
|
2006-09-24 01:40:58 +08:00
|
|
|
goto bad_reg;
|
2007-11-11 08:04:49 +08:00
|
|
|
res = GIC_GET_PRIORITY(irq, cpu);
|
2006-09-24 01:40:58 +08:00
|
|
|
} else if (offset < 0xc00) {
|
|
|
|
/* Interrupt CPU Target. */
|
2012-05-03 00:49:40 +08:00
|
|
|
if (s->num_cpu == 1 && s->revision != REV_11MPCORE) {
|
|
|
|
/* For uniprocessor GICs these RAZ/WI */
|
|
|
|
res = 0;
|
2007-11-11 08:04:49 +08:00
|
|
|
} else {
|
2012-05-03 00:49:40 +08:00
|
|
|
irq = (offset - 0x800) + GIC_BASE_IRQ;
|
|
|
|
if (irq >= s->num_irq) {
|
|
|
|
goto bad_reg;
|
|
|
|
}
|
|
|
|
if (irq >= 29 && irq <= 31) {
|
|
|
|
res = cm;
|
|
|
|
} else {
|
|
|
|
res = GIC_TARGET(irq);
|
|
|
|
}
|
2007-11-11 08:04:49 +08:00
|
|
|
}
|
2006-09-24 01:40:58 +08:00
|
|
|
} else if (offset < 0xf00) {
|
|
|
|
/* Interrupt Configuration. */
|
2007-11-11 08:04:49 +08:00
|
|
|
irq = (offset - 0xc00) * 2 + GIC_BASE_IRQ;
|
2012-01-17 18:54:07 +08:00
|
|
|
if (irq >= s->num_irq)
|
2006-09-24 01:40:58 +08:00
|
|
|
goto bad_reg;
|
|
|
|
res = 0;
|
|
|
|
for (i = 0; i < 4; i++) {
|
|
|
|
if (GIC_TEST_MODEL(irq + i))
|
|
|
|
res |= (1 << (i * 2));
|
2013-12-21 14:09:32 +08:00
|
|
|
if (GIC_TEST_EDGE_TRIGGER(irq + i))
|
2006-09-24 01:40:58 +08:00
|
|
|
res |= (2 << (i * 2));
|
|
|
|
}
|
2013-11-19 12:32:00 +08:00
|
|
|
} else if (offset < 0xf10) {
|
|
|
|
goto bad_reg;
|
|
|
|
} else if (offset < 0xf30) {
|
|
|
|
if (s->revision == REV_11MPCORE || s->revision == REV_NVIC) {
|
|
|
|
goto bad_reg;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (offset < 0xf20) {
|
|
|
|
/* GICD_CPENDSGIRn */
|
|
|
|
irq = (offset - 0xf10);
|
|
|
|
} else {
|
|
|
|
irq = (offset - 0xf20);
|
|
|
|
/* GICD_SPENDSGIRn */
|
|
|
|
}
|
|
|
|
|
|
|
|
res = s->sgi_pending[irq][cpu];
|
2006-09-24 01:40:58 +08:00
|
|
|
} else if (offset < 0xfe0) {
|
|
|
|
goto bad_reg;
|
|
|
|
} else /* offset >= 0xfe0 */ {
|
|
|
|
if (offset & 3) {
|
|
|
|
res = 0;
|
|
|
|
} else {
|
|
|
|
res = gic_id[(offset - 0xfe0) >> 2];
|
|
|
|
}
|
|
|
|
}
|
|
|
|
return res;
|
|
|
|
bad_reg:
|
2012-10-30 15:45:10 +08:00
|
|
|
qemu_log_mask(LOG_GUEST_ERROR,
|
|
|
|
"gic_dist_readb: Bad offset %x\n", (int)offset);
|
2006-09-24 01:40:58 +08:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2012-10-23 18:30:10 +08:00
|
|
|
static uint32_t gic_dist_readw(void *opaque, hwaddr offset)
|
2006-09-24 01:40:58 +08:00
|
|
|
{
|
|
|
|
uint32_t val;
|
|
|
|
val = gic_dist_readb(opaque, offset);
|
|
|
|
val |= gic_dist_readb(opaque, offset + 1) << 8;
|
|
|
|
return val;
|
|
|
|
}
|
|
|
|
|
2012-10-23 18:30:10 +08:00
|
|
|
static uint32_t gic_dist_readl(void *opaque, hwaddr offset)
|
2006-09-24 01:40:58 +08:00
|
|
|
{
|
|
|
|
uint32_t val;
|
|
|
|
val = gic_dist_readw(opaque, offset);
|
|
|
|
val |= gic_dist_readw(opaque, offset + 2) << 16;
|
|
|
|
return val;
|
|
|
|
}
|
|
|
|
|
2012-10-23 18:30:10 +08:00
|
|
|
static void gic_dist_writeb(void *opaque, hwaddr offset,
|
2006-09-24 01:40:58 +08:00
|
|
|
uint32_t value)
|
|
|
|
{
|
2012-10-12 18:54:39 +08:00
|
|
|
GICState *s = (GICState *)opaque;
|
2006-09-24 01:40:58 +08:00
|
|
|
int irq;
|
|
|
|
int i;
|
2007-11-11 08:04:49 +08:00
|
|
|
int cpu;
|
2006-09-24 01:40:58 +08:00
|
|
|
|
2012-04-13 19:39:07 +08:00
|
|
|
cpu = gic_get_current_cpu(s);
|
2006-09-24 01:40:58 +08:00
|
|
|
if (offset < 0x100) {
|
|
|
|
if (offset == 0) {
|
|
|
|
s->enabled = (value & 1);
|
|
|
|
DPRINTF("Distribution %sabled\n", s->enabled ? "En" : "Dis");
|
|
|
|
} else if (offset < 4) {
|
|
|
|
/* ignored. */
|
2011-12-29 14:19:53 +08:00
|
|
|
} else if (offset >= 0x80) {
|
|
|
|
/* Interrupt Security Registers, RAZ/WI */
|
2006-09-24 01:40:58 +08:00
|
|
|
} else {
|
|
|
|
goto bad_reg;
|
|
|
|
}
|
|
|
|
} else if (offset < 0x180) {
|
|
|
|
/* Interrupt Set Enable. */
|
2007-11-11 08:04:49 +08:00
|
|
|
irq = (offset - 0x100) * 8 + GIC_BASE_IRQ;
|
2012-01-17 18:54:07 +08:00
|
|
|
if (irq >= s->num_irq)
|
2006-09-24 01:40:58 +08:00
|
|
|
goto bad_reg;
|
2014-01-31 22:47:38 +08:00
|
|
|
if (irq < GIC_NR_SGIS) {
|
|
|
|
value = 0xff;
|
|
|
|
}
|
|
|
|
|
2006-09-24 01:40:58 +08:00
|
|
|
for (i = 0; i < 8; i++) {
|
|
|
|
if (value & (1 << i)) {
|
2012-12-11 19:30:38 +08:00
|
|
|
int mask =
|
|
|
|
(irq < GIC_INTERNAL) ? (1 << cpu) : GIC_TARGET(irq + i);
|
2012-03-02 19:56:38 +08:00
|
|
|
int cm = (irq < GIC_INTERNAL) ? (1 << cpu) : ALL_CPU_MASK;
|
2011-11-07 00:01:08 +08:00
|
|
|
|
|
|
|
if (!GIC_TEST_ENABLED(irq + i, cm)) {
|
2006-09-24 01:40:58 +08:00
|
|
|
DPRINTF("Enabled IRQ %d\n", irq + i);
|
2011-11-07 00:01:08 +08:00
|
|
|
}
|
|
|
|
GIC_SET_ENABLED(irq + i, cm);
|
2006-09-24 01:40:58 +08:00
|
|
|
/* If a raised level triggered IRQ enabled then mark
|
|
|
|
is as pending. */
|
2007-11-11 08:04:49 +08:00
|
|
|
if (GIC_TEST_LEVEL(irq + i, mask)
|
2013-12-21 14:09:32 +08:00
|
|
|
&& !GIC_TEST_EDGE_TRIGGER(irq + i)) {
|
2007-11-11 08:04:49 +08:00
|
|
|
DPRINTF("Set %d pending mask %x\n", irq + i, mask);
|
|
|
|
GIC_SET_PENDING(irq + i, mask);
|
|
|
|
}
|
2006-09-24 01:40:58 +08:00
|
|
|
}
|
|
|
|
}
|
|
|
|
} else if (offset < 0x200) {
|
|
|
|
/* Interrupt Clear Enable. */
|
2007-11-11 08:04:49 +08:00
|
|
|
irq = (offset - 0x180) * 8 + GIC_BASE_IRQ;
|
2012-01-17 18:54:07 +08:00
|
|
|
if (irq >= s->num_irq)
|
2006-09-24 01:40:58 +08:00
|
|
|
goto bad_reg;
|
2014-01-31 22:47:38 +08:00
|
|
|
if (irq < GIC_NR_SGIS) {
|
|
|
|
value = 0;
|
|
|
|
}
|
|
|
|
|
2006-09-24 01:40:58 +08:00
|
|
|
for (i = 0; i < 8; i++) {
|
|
|
|
if (value & (1 << i)) {
|
2012-03-02 19:56:38 +08:00
|
|
|
int cm = (irq < GIC_INTERNAL) ? (1 << cpu) : ALL_CPU_MASK;
|
2011-11-07 00:01:08 +08:00
|
|
|
|
|
|
|
if (GIC_TEST_ENABLED(irq + i, cm)) {
|
2006-09-24 01:40:58 +08:00
|
|
|
DPRINTF("Disabled IRQ %d\n", irq + i);
|
2011-11-07 00:01:08 +08:00
|
|
|
}
|
|
|
|
GIC_CLEAR_ENABLED(irq + i, cm);
|
2006-09-24 01:40:58 +08:00
|
|
|
}
|
|
|
|
}
|
|
|
|
} else if (offset < 0x280) {
|
|
|
|
/* Interrupt Set Pending. */
|
2007-11-11 08:04:49 +08:00
|
|
|
irq = (offset - 0x200) * 8 + GIC_BASE_IRQ;
|
2012-01-17 18:54:07 +08:00
|
|
|
if (irq >= s->num_irq)
|
2006-09-24 01:40:58 +08:00
|
|
|
goto bad_reg;
|
2014-01-31 22:47:38 +08:00
|
|
|
if (irq < GIC_NR_SGIS) {
|
2014-01-31 22:47:38 +08:00
|
|
|
value = 0;
|
2014-01-31 22:47:38 +08:00
|
|
|
}
|
2007-11-11 08:04:49 +08:00
|
|
|
|
2006-09-24 01:40:58 +08:00
|
|
|
for (i = 0; i < 8; i++) {
|
|
|
|
if (value & (1 << i)) {
|
2012-12-11 19:30:38 +08:00
|
|
|
GIC_SET_PENDING(irq + i, GIC_TARGET(irq + i));
|
2006-09-24 01:40:58 +08:00
|
|
|
}
|
|
|
|
}
|
|
|
|
} else if (offset < 0x300) {
|
|
|
|
/* Interrupt Clear Pending. */
|
2007-11-11 08:04:49 +08:00
|
|
|
irq = (offset - 0x280) * 8 + GIC_BASE_IRQ;
|
2012-01-17 18:54:07 +08:00
|
|
|
if (irq >= s->num_irq)
|
2006-09-24 01:40:58 +08:00
|
|
|
goto bad_reg;
|
2014-01-31 22:47:38 +08:00
|
|
|
if (irq < GIC_NR_SGIS) {
|
|
|
|
value = 0;
|
|
|
|
}
|
|
|
|
|
2006-09-24 01:40:58 +08:00
|
|
|
for (i = 0; i < 8; i++) {
|
2007-11-11 08:04:49 +08:00
|
|
|
/* ??? This currently clears the pending bit for all CPUs, even
|
|
|
|
for per-CPU interrupts. It's unclear whether this is the
|
|
|
|
corect behavior. */
|
2006-09-24 01:40:58 +08:00
|
|
|
if (value & (1 << i)) {
|
2007-11-11 08:04:49 +08:00
|
|
|
GIC_CLEAR_PENDING(irq + i, ALL_CPU_MASK);
|
2006-09-24 01:40:58 +08:00
|
|
|
}
|
|
|
|
}
|
|
|
|
} else if (offset < 0x400) {
|
|
|
|
/* Interrupt Active. */
|
|
|
|
goto bad_reg;
|
|
|
|
} else if (offset < 0x800) {
|
|
|
|
/* Interrupt Priority. */
|
2007-11-11 08:04:49 +08:00
|
|
|
irq = (offset - 0x400) + GIC_BASE_IRQ;
|
2012-01-17 18:54:07 +08:00
|
|
|
if (irq >= s->num_irq)
|
2006-09-24 01:40:58 +08:00
|
|
|
goto bad_reg;
|
2013-12-21 14:09:33 +08:00
|
|
|
gic_set_priority(s, cpu, irq, value);
|
2006-09-24 01:40:58 +08:00
|
|
|
} else if (offset < 0xc00) {
|
2012-05-03 00:49:40 +08:00
|
|
|
/* Interrupt CPU Target. RAZ/WI on uniprocessor GICs, with the
|
|
|
|
* annoying exception of the 11MPCore's GIC.
|
|
|
|
*/
|
|
|
|
if (s->num_cpu != 1 || s->revision == REV_11MPCORE) {
|
|
|
|
irq = (offset - 0x800) + GIC_BASE_IRQ;
|
|
|
|
if (irq >= s->num_irq) {
|
|
|
|
goto bad_reg;
|
|
|
|
}
|
|
|
|
if (irq < 29) {
|
|
|
|
value = 0;
|
|
|
|
} else if (irq < GIC_INTERNAL) {
|
|
|
|
value = ALL_CPU_MASK;
|
|
|
|
}
|
|
|
|
s->irq_target[irq] = value & ALL_CPU_MASK;
|
|
|
|
}
|
2006-09-24 01:40:58 +08:00
|
|
|
} else if (offset < 0xf00) {
|
|
|
|
/* Interrupt Configuration. */
|
2007-11-11 08:04:49 +08:00
|
|
|
irq = (offset - 0xc00) * 4 + GIC_BASE_IRQ;
|
2012-01-17 18:54:07 +08:00
|
|
|
if (irq >= s->num_irq)
|
2006-09-24 01:40:58 +08:00
|
|
|
goto bad_reg;
|
2012-03-02 19:56:38 +08:00
|
|
|
if (irq < GIC_INTERNAL)
|
2007-11-11 08:04:49 +08:00
|
|
|
value |= 0xaa;
|
2006-09-24 01:40:58 +08:00
|
|
|
for (i = 0; i < 4; i++) {
|
|
|
|
if (value & (1 << (i * 2))) {
|
|
|
|
GIC_SET_MODEL(irq + i);
|
|
|
|
} else {
|
|
|
|
GIC_CLEAR_MODEL(irq + i);
|
|
|
|
}
|
|
|
|
if (value & (2 << (i * 2))) {
|
2013-12-21 14:09:32 +08:00
|
|
|
GIC_SET_EDGE_TRIGGER(irq + i);
|
2006-09-24 01:40:58 +08:00
|
|
|
} else {
|
2013-12-21 14:09:32 +08:00
|
|
|
GIC_CLEAR_EDGE_TRIGGER(irq + i);
|
2006-09-24 01:40:58 +08:00
|
|
|
}
|
|
|
|
}
|
2013-11-19 12:32:00 +08:00
|
|
|
} else if (offset < 0xf10) {
|
2007-11-11 08:04:49 +08:00
|
|
|
/* 0xf00 is only handled for 32-bit writes. */
|
2006-09-24 01:40:58 +08:00
|
|
|
goto bad_reg;
|
2013-11-19 12:32:00 +08:00
|
|
|
} else if (offset < 0xf20) {
|
|
|
|
/* GICD_CPENDSGIRn */
|
|
|
|
if (s->revision == REV_11MPCORE || s->revision == REV_NVIC) {
|
|
|
|
goto bad_reg;
|
|
|
|
}
|
|
|
|
irq = (offset - 0xf10);
|
|
|
|
|
|
|
|
s->sgi_pending[irq][cpu] &= ~value;
|
|
|
|
if (s->sgi_pending[irq][cpu] == 0) {
|
|
|
|
GIC_CLEAR_PENDING(irq, 1 << cpu);
|
|
|
|
}
|
|
|
|
} else if (offset < 0xf30) {
|
|
|
|
/* GICD_SPENDSGIRn */
|
|
|
|
if (s->revision == REV_11MPCORE || s->revision == REV_NVIC) {
|
|
|
|
goto bad_reg;
|
|
|
|
}
|
|
|
|
irq = (offset - 0xf20);
|
|
|
|
|
|
|
|
GIC_SET_PENDING(irq, 1 << cpu);
|
|
|
|
s->sgi_pending[irq][cpu] |= value;
|
|
|
|
} else {
|
|
|
|
goto bad_reg;
|
2006-09-24 01:40:58 +08:00
|
|
|
}
|
|
|
|
gic_update(s);
|
|
|
|
return;
|
|
|
|
bad_reg:
|
2012-10-30 15:45:10 +08:00
|
|
|
qemu_log_mask(LOG_GUEST_ERROR,
|
|
|
|
"gic_dist_writeb: Bad offset %x\n", (int)offset);
|
2006-09-24 01:40:58 +08:00
|
|
|
}
|
|
|
|
|
2012-10-23 18:30:10 +08:00
|
|
|
static void gic_dist_writew(void *opaque, hwaddr offset,
|
2006-09-24 01:40:58 +08:00
|
|
|
uint32_t value)
|
|
|
|
{
|
|
|
|
gic_dist_writeb(opaque, offset, value & 0xff);
|
|
|
|
gic_dist_writeb(opaque, offset + 1, value >> 8);
|
|
|
|
}
|
|
|
|
|
2012-10-23 18:30:10 +08:00
|
|
|
static void gic_dist_writel(void *opaque, hwaddr offset,
|
2006-09-24 01:40:58 +08:00
|
|
|
uint32_t value)
|
|
|
|
{
|
2012-10-12 18:54:39 +08:00
|
|
|
GICState *s = (GICState *)opaque;
|
2008-12-02 02:59:50 +08:00
|
|
|
if (offset == 0xf00) {
|
2007-11-11 08:04:49 +08:00
|
|
|
int cpu;
|
|
|
|
int irq;
|
|
|
|
int mask;
|
2013-11-19 12:32:00 +08:00
|
|
|
int target_cpu;
|
2007-11-11 08:04:49 +08:00
|
|
|
|
2012-04-13 19:39:07 +08:00
|
|
|
cpu = gic_get_current_cpu(s);
|
2007-11-11 08:04:49 +08:00
|
|
|
irq = value & 0x3ff;
|
|
|
|
switch ((value >> 24) & 3) {
|
|
|
|
case 0:
|
|
|
|
mask = (value >> 16) & ALL_CPU_MASK;
|
|
|
|
break;
|
|
|
|
case 1:
|
2011-03-05 20:51:42 +08:00
|
|
|
mask = ALL_CPU_MASK ^ (1 << cpu);
|
2007-11-11 08:04:49 +08:00
|
|
|
break;
|
|
|
|
case 2:
|
2011-03-05 20:51:42 +08:00
|
|
|
mask = 1 << cpu;
|
2007-11-11 08:04:49 +08:00
|
|
|
break;
|
|
|
|
default:
|
|
|
|
DPRINTF("Bad Soft Int target filter\n");
|
|
|
|
mask = ALL_CPU_MASK;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
GIC_SET_PENDING(irq, mask);
|
2013-11-19 12:32:00 +08:00
|
|
|
target_cpu = ctz32(mask);
|
|
|
|
while (target_cpu < GIC_NCPU) {
|
|
|
|
s->sgi_pending[irq][target_cpu] |= (1 << cpu);
|
|
|
|
mask &= ~(1 << target_cpu);
|
|
|
|
target_cpu = ctz32(mask);
|
|
|
|
}
|
2007-11-11 08:04:49 +08:00
|
|
|
gic_update(s);
|
|
|
|
return;
|
|
|
|
}
|
2006-09-24 01:40:58 +08:00
|
|
|
gic_dist_writew(opaque, offset, value & 0xffff);
|
|
|
|
gic_dist_writew(opaque, offset + 2, value >> 16);
|
|
|
|
}
|
|
|
|
|
2011-08-15 22:17:17 +08:00
|
|
|
static const MemoryRegionOps gic_dist_ops = {
|
|
|
|
.old_mmio = {
|
|
|
|
.read = { gic_dist_readb, gic_dist_readw, gic_dist_readl, },
|
|
|
|
.write = { gic_dist_writeb, gic_dist_writew, gic_dist_writel, },
|
|
|
|
},
|
|
|
|
.endianness = DEVICE_NATIVE_ENDIAN,
|
2006-09-24 01:40:58 +08:00
|
|
|
};
|
|
|
|
|
2012-10-12 18:54:39 +08:00
|
|
|
static uint32_t gic_cpu_read(GICState *s, int cpu, int offset)
|
2006-09-24 01:40:58 +08:00
|
|
|
{
|
|
|
|
switch (offset) {
|
|
|
|
case 0x00: /* Control */
|
2007-11-11 08:04:49 +08:00
|
|
|
return s->cpu_enabled[cpu];
|
2006-09-24 01:40:58 +08:00
|
|
|
case 0x04: /* Priority mask */
|
2007-11-11 08:04:49 +08:00
|
|
|
return s->priority_mask[cpu];
|
2006-09-24 01:40:58 +08:00
|
|
|
case 0x08: /* Binary Point */
|
2013-09-13 13:18:20 +08:00
|
|
|
return s->bpr[cpu];
|
2006-09-24 01:40:58 +08:00
|
|
|
case 0x0c: /* Acknowledge */
|
2007-11-11 08:04:49 +08:00
|
|
|
return gic_acknowledge_irq(s, cpu);
|
2011-11-29 16:52:39 +08:00
|
|
|
case 0x14: /* Running Priority */
|
2007-11-11 08:04:49 +08:00
|
|
|
return s->running_priority[cpu];
|
2006-09-24 01:40:58 +08:00
|
|
|
case 0x18: /* Highest Pending Interrupt */
|
2007-11-11 08:04:49 +08:00
|
|
|
return s->current_pending[cpu];
|
2013-09-13 13:18:20 +08:00
|
|
|
case 0x1c: /* Aliased Binary Point */
|
|
|
|
return s->abpr[cpu];
|
2013-11-19 11:26:33 +08:00
|
|
|
case 0xd0: case 0xd4: case 0xd8: case 0xdc:
|
|
|
|
return s->apr[(offset - 0xd0) / 4][cpu];
|
2006-09-24 01:40:58 +08:00
|
|
|
default:
|
2012-10-30 15:45:10 +08:00
|
|
|
qemu_log_mask(LOG_GUEST_ERROR,
|
|
|
|
"gic_cpu_read: Bad offset %x\n", (int)offset);
|
2006-09-24 01:40:58 +08:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2012-10-12 18:54:39 +08:00
|
|
|
static void gic_cpu_write(GICState *s, int cpu, int offset, uint32_t value)
|
2006-09-24 01:40:58 +08:00
|
|
|
{
|
|
|
|
switch (offset) {
|
|
|
|
case 0x00: /* Control */
|
2007-11-11 08:04:49 +08:00
|
|
|
s->cpu_enabled[cpu] = (value & 1);
|
2012-10-12 18:54:37 +08:00
|
|
|
DPRINTF("CPU %d %sabled\n", cpu, s->cpu_enabled[cpu] ? "En" : "Dis");
|
2006-09-24 01:40:58 +08:00
|
|
|
break;
|
|
|
|
case 0x04: /* Priority mask */
|
2007-11-11 08:04:49 +08:00
|
|
|
s->priority_mask[cpu] = (value & 0xff);
|
2006-09-24 01:40:58 +08:00
|
|
|
break;
|
|
|
|
case 0x08: /* Binary Point */
|
2013-09-13 13:18:20 +08:00
|
|
|
s->bpr[cpu] = (value & 0x7);
|
2006-09-24 01:40:58 +08:00
|
|
|
break;
|
|
|
|
case 0x10: /* End Of Interrupt */
|
2007-11-11 08:04:49 +08:00
|
|
|
return gic_complete_irq(s, cpu, value & 0x3ff);
|
2013-09-13 13:18:20 +08:00
|
|
|
case 0x1c: /* Aliased Binary Point */
|
|
|
|
if (s->revision >= 2) {
|
|
|
|
s->abpr[cpu] = (value & 0x7);
|
|
|
|
}
|
|
|
|
break;
|
2013-11-19 11:26:33 +08:00
|
|
|
case 0xd0: case 0xd4: case 0xd8: case 0xdc:
|
|
|
|
qemu_log_mask(LOG_UNIMP, "Writing APR not implemented\n");
|
|
|
|
break;
|
2006-09-24 01:40:58 +08:00
|
|
|
default:
|
2012-10-30 15:45:10 +08:00
|
|
|
qemu_log_mask(LOG_GUEST_ERROR,
|
|
|
|
"gic_cpu_write: Bad offset %x\n", (int)offset);
|
2006-09-24 01:40:58 +08:00
|
|
|
return;
|
|
|
|
}
|
|
|
|
gic_update(s);
|
|
|
|
}
|
2011-12-05 20:52:33 +08:00
|
|
|
|
|
|
|
/* Wrappers to read/write the GIC CPU interface for the current CPU */
|
2012-10-23 18:30:10 +08:00
|
|
|
static uint64_t gic_thiscpu_read(void *opaque, hwaddr addr,
|
2011-12-05 20:52:33 +08:00
|
|
|
unsigned size)
|
|
|
|
{
|
2012-10-12 18:54:39 +08:00
|
|
|
GICState *s = (GICState *)opaque;
|
2012-04-13 19:39:07 +08:00
|
|
|
return gic_cpu_read(s, gic_get_current_cpu(s), addr);
|
2011-12-05 20:52:33 +08:00
|
|
|
}
|
|
|
|
|
2012-10-23 18:30:10 +08:00
|
|
|
static void gic_thiscpu_write(void *opaque, hwaddr addr,
|
2011-12-05 20:52:33 +08:00
|
|
|
uint64_t value, unsigned size)
|
|
|
|
{
|
2012-10-12 18:54:39 +08:00
|
|
|
GICState *s = (GICState *)opaque;
|
2012-04-13 19:39:07 +08:00
|
|
|
gic_cpu_write(s, gic_get_current_cpu(s), addr, value);
|
2011-12-05 20:52:33 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
/* Wrappers to read/write the GIC CPU interface for a specific CPU.
|
2012-10-12 18:54:39 +08:00
|
|
|
* These just decode the opaque pointer into GICState* + cpu id.
|
2011-12-05 20:52:33 +08:00
|
|
|
*/
|
2012-10-23 18:30:10 +08:00
|
|
|
static uint64_t gic_do_cpu_read(void *opaque, hwaddr addr,
|
2011-12-05 20:52:33 +08:00
|
|
|
unsigned size)
|
|
|
|
{
|
2012-10-12 18:54:39 +08:00
|
|
|
GICState **backref = (GICState **)opaque;
|
|
|
|
GICState *s = *backref;
|
2011-12-05 20:52:33 +08:00
|
|
|
int id = (backref - s->backref);
|
2012-03-14 23:37:53 +08:00
|
|
|
return gic_cpu_read(s, id, addr);
|
2011-12-05 20:52:33 +08:00
|
|
|
}
|
|
|
|
|
2012-10-23 18:30:10 +08:00
|
|
|
static void gic_do_cpu_write(void *opaque, hwaddr addr,
|
2011-12-05 20:52:33 +08:00
|
|
|
uint64_t value, unsigned size)
|
|
|
|
{
|
2012-10-12 18:54:39 +08:00
|
|
|
GICState **backref = (GICState **)opaque;
|
|
|
|
GICState *s = *backref;
|
2011-12-05 20:52:33 +08:00
|
|
|
int id = (backref - s->backref);
|
2012-03-14 23:37:53 +08:00
|
|
|
gic_cpu_write(s, id, addr, value);
|
2011-12-05 20:52:33 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
static const MemoryRegionOps gic_thiscpu_ops = {
|
|
|
|
.read = gic_thiscpu_read,
|
|
|
|
.write = gic_thiscpu_write,
|
|
|
|
.endianness = DEVICE_NATIVE_ENDIAN,
|
|
|
|
};
|
|
|
|
|
|
|
|
static const MemoryRegionOps gic_cpu_ops = {
|
|
|
|
.read = gic_do_cpu_read,
|
|
|
|
.write = gic_do_cpu_write,
|
|
|
|
.endianness = DEVICE_NATIVE_ENDIAN,
|
|
|
|
};
|
2006-09-24 01:40:58 +08:00
|
|
|
|
2012-10-12 18:54:39 +08:00
|
|
|
void gic_init_irqs_and_distributor(GICState *s, int num_irq)
|
2006-09-24 01:40:58 +08:00
|
|
|
{
|
2013-07-27 00:57:48 +08:00
|
|
|
SysBusDevice *sbd = SYS_BUS_DEVICE(s);
|
2008-07-03 00:48:32 +08:00
|
|
|
int i;
|
2012-03-02 19:56:38 +08:00
|
|
|
|
2012-04-13 19:39:07 +08:00
|
|
|
i = s->num_irq - GIC_INTERNAL;
|
|
|
|
/* For the GIC, also expose incoming GPIO lines for PPIs for each CPU.
|
|
|
|
* GPIO array layout is thus:
|
|
|
|
* [0..N-1] SPIs
|
|
|
|
* [N..N+31] PPIs for CPU 0
|
|
|
|
* [N+32..N+63] PPIs for CPU 1
|
|
|
|
* ...
|
|
|
|
*/
|
2012-05-03 00:49:41 +08:00
|
|
|
if (s->revision != REV_NVIC) {
|
|
|
|
i += (GIC_INTERNAL * s->num_cpu);
|
|
|
|
}
|
2013-07-27 00:57:48 +08:00
|
|
|
qdev_init_gpio_in(DEVICE(s), gic_set_irq, i);
|
2009-11-13 12:31:22 +08:00
|
|
|
for (i = 0; i < NUM_CPU(s); i++) {
|
2013-07-27 00:57:48 +08:00
|
|
|
sysbus_init_irq(sbd, &s->parent_irq[i]);
|
2006-09-24 01:40:58 +08:00
|
|
|
}
|
2013-06-07 09:25:08 +08:00
|
|
|
memory_region_init_io(&s->iomem, OBJECT(s), &gic_dist_ops, s,
|
|
|
|
"gic_dist", 0x1000);
|
2012-05-03 00:49:41 +08:00
|
|
|
}
|
|
|
|
|
2013-03-05 08:34:42 +08:00
|
|
|
static void arm_gic_realize(DeviceState *dev, Error **errp)
|
2012-05-03 00:49:41 +08:00
|
|
|
{
|
2013-03-05 08:34:42 +08:00
|
|
|
/* Device instance realize function for the GIC sysbus device */
|
2012-05-03 00:49:41 +08:00
|
|
|
int i;
|
2013-03-05 08:34:42 +08:00
|
|
|
GICState *s = ARM_GIC(dev);
|
|
|
|
SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
|
2012-05-03 00:49:42 +08:00
|
|
|
ARMGICClass *agc = ARM_GIC_GET_CLASS(s);
|
2014-04-25 18:44:23 +08:00
|
|
|
Error *local_err = NULL;
|
2012-05-03 00:49:42 +08:00
|
|
|
|
2014-04-25 18:44:23 +08:00
|
|
|
agc->parent_realize(dev, &local_err);
|
|
|
|
if (local_err) {
|
|
|
|
error_propagate(errp, local_err);
|
2013-03-05 08:34:42 +08:00
|
|
|
return;
|
|
|
|
}
|
2012-05-03 00:49:42 +08:00
|
|
|
|
2012-05-03 00:49:41 +08:00
|
|
|
gic_init_irqs_and_distributor(s, s->num_irq);
|
|
|
|
|
2011-12-05 20:52:33 +08:00
|
|
|
/* Memory regions for the CPU interfaces (NVIC doesn't have these):
|
|
|
|
* a region for "CPU interface for this core", then a region for
|
|
|
|
* "CPU interface for core 0", "for core 1", ...
|
|
|
|
* NB that the memory region size of 0x100 applies for the 11MPCore
|
|
|
|
* and also cores following the GIC v1 spec (ie A9).
|
|
|
|
* GIC v2 defines a larger memory region (0x1000) so this will need
|
|
|
|
* to be extended when we implement A15.
|
|
|
|
*/
|
2013-06-07 09:25:08 +08:00
|
|
|
memory_region_init_io(&s->cpuiomem[0], OBJECT(s), &gic_thiscpu_ops, s,
|
2011-12-05 20:52:33 +08:00
|
|
|
"gic_cpu", 0x100);
|
|
|
|
for (i = 0; i < NUM_CPU(s); i++) {
|
|
|
|
s->backref[i] = s;
|
2013-06-07 09:25:08 +08:00
|
|
|
memory_region_init_io(&s->cpuiomem[i+1], OBJECT(s), &gic_cpu_ops,
|
|
|
|
&s->backref[i], "gic_cpu", 0x100);
|
2011-12-05 20:52:33 +08:00
|
|
|
}
|
2012-04-13 19:39:07 +08:00
|
|
|
/* Distributor */
|
2013-03-05 08:34:42 +08:00
|
|
|
sysbus_init_mmio(sbd, &s->iomem);
|
2012-04-13 19:39:07 +08:00
|
|
|
/* cpu interfaces (one for "current cpu" plus one per cpu) */
|
|
|
|
for (i = 0; i <= NUM_CPU(s); i++) {
|
2013-03-05 08:34:42 +08:00
|
|
|
sysbus_init_mmio(sbd, &s->cpuiomem[i]);
|
2012-04-13 19:39:07 +08:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static void arm_gic_class_init(ObjectClass *klass, void *data)
|
|
|
|
{
|
|
|
|
DeviceClass *dc = DEVICE_CLASS(klass);
|
2012-05-03 00:49:42 +08:00
|
|
|
ARMGICClass *agc = ARM_GIC_CLASS(klass);
|
2013-03-05 08:34:42 +08:00
|
|
|
|
|
|
|
agc->parent_realize = dc->realize;
|
|
|
|
dc->realize = arm_gic_realize;
|
2012-04-13 19:39:07 +08:00
|
|
|
}
|
|
|
|
|
2013-01-10 23:19:07 +08:00
|
|
|
static const TypeInfo arm_gic_info = {
|
2012-05-03 00:49:42 +08:00
|
|
|
.name = TYPE_ARM_GIC,
|
|
|
|
.parent = TYPE_ARM_GIC_COMMON,
|
2012-10-12 18:54:39 +08:00
|
|
|
.instance_size = sizeof(GICState),
|
2012-04-13 19:39:07 +08:00
|
|
|
.class_init = arm_gic_class_init,
|
2012-08-29 15:52:37 +08:00
|
|
|
.class_size = sizeof(ARMGICClass),
|
2012-04-13 19:39:07 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
static void arm_gic_register_types(void)
|
|
|
|
{
|
|
|
|
type_register_static(&arm_gic_info);
|
|
|
|
}
|
|
|
|
|
|
|
|
type_init(arm_gic_register_types)
|