2009-11-20 00:45:21 +08:00
|
|
|
/*
|
|
|
|
* Cortex-A9MPCore internal peripheral emulation.
|
|
|
|
*
|
|
|
|
* Copyright (c) 2009 CodeSourcery.
|
2011-12-02 05:16:34 +08:00
|
|
|
* Copyright (c) 2011 Linaro Limited.
|
|
|
|
* Written by Paul Brook, Peter Maydell.
|
2009-11-20 00:45:21 +08:00
|
|
|
*
|
2011-06-26 10:21:35 +08:00
|
|
|
* This code is licensed under the GPL.
|
2009-11-20 00:45:21 +08:00
|
|
|
*/
|
|
|
|
|
2013-02-04 22:40:22 +08:00
|
|
|
#include "hw/sysbus.h"
|
2011-12-02 05:16:34 +08:00
|
|
|
|
2013-03-01 02:23:13 +08:00
|
|
|
typedef struct A9MPPrivState {
|
2012-04-13 19:39:08 +08:00
|
|
|
SysBusDevice busdev;
|
2011-12-02 05:16:34 +08:00
|
|
|
uint32_t num_cpu;
|
|
|
|
MemoryRegion container;
|
|
|
|
DeviceState *mptimer;
|
2013-03-01 02:23:13 +08:00
|
|
|
DeviceState *wdt;
|
2012-04-13 19:39:08 +08:00
|
|
|
DeviceState *gic;
|
2013-03-01 02:23:14 +08:00
|
|
|
DeviceState *scu;
|
2012-01-17 18:54:07 +08:00
|
|
|
uint32_t num_irq;
|
2013-03-01 02:23:13 +08:00
|
|
|
} A9MPPrivState;
|
2011-12-02 05:16:34 +08:00
|
|
|
|
2012-04-13 19:39:08 +08:00
|
|
|
static void a9mp_priv_set_irq(void *opaque, int irq, int level)
|
|
|
|
{
|
2013-03-01 02:23:13 +08:00
|
|
|
A9MPPrivState *s = (A9MPPrivState *)opaque;
|
2012-04-13 19:39:08 +08:00
|
|
|
qemu_set_irq(qdev_get_gpio_in(s->gic, irq), level);
|
|
|
|
}
|
|
|
|
|
2011-12-02 05:16:34 +08:00
|
|
|
static int a9mp_priv_init(SysBusDevice *dev)
|
|
|
|
{
|
2013-03-01 02:23:13 +08:00
|
|
|
A9MPPrivState *s = FROM_SYSBUS(A9MPPrivState, dev);
|
2013-03-01 02:23:14 +08:00
|
|
|
SysBusDevice *timerbusdev, *wdtbusdev, *gicbusdev, *scubusdev;
|
2011-12-02 05:16:34 +08:00
|
|
|
int i;
|
|
|
|
|
2012-04-13 19:39:08 +08:00
|
|
|
s->gic = qdev_create(NULL, "arm_gic");
|
|
|
|
qdev_prop_set_uint32(s->gic, "num-cpu", s->num_cpu);
|
|
|
|
qdev_prop_set_uint32(s->gic, "num-irq", s->num_irq);
|
|
|
|
qdev_init_nofail(s->gic);
|
2013-01-20 09:47:33 +08:00
|
|
|
gicbusdev = SYS_BUS_DEVICE(s->gic);
|
2012-04-13 19:39:08 +08:00
|
|
|
|
|
|
|
/* Pass through outbound IRQ lines from the GIC */
|
|
|
|
sysbus_pass_irq(dev, gicbusdev);
|
|
|
|
|
|
|
|
/* Pass through inbound GPIO lines to the GIC */
|
|
|
|
qdev_init_gpio_in(&s->busdev.qdev, a9mp_priv_set_irq, s->num_irq - 32);
|
2011-12-02 05:16:34 +08:00
|
|
|
|
2013-03-01 02:23:14 +08:00
|
|
|
s->scu = qdev_create(NULL, "a9-scu");
|
|
|
|
qdev_prop_set_uint32(s->scu, "num-cpu", s->num_cpu);
|
|
|
|
qdev_init_nofail(s->scu);
|
|
|
|
scubusdev = SYS_BUS_DEVICE(s->scu);
|
|
|
|
|
2011-12-02 05:16:34 +08:00
|
|
|
s->mptimer = qdev_create(NULL, "arm_mptimer");
|
|
|
|
qdev_prop_set_uint32(s->mptimer, "num-cpu", s->num_cpu);
|
|
|
|
qdev_init_nofail(s->mptimer);
|
2013-03-01 02:23:13 +08:00
|
|
|
timerbusdev = SYS_BUS_DEVICE(s->mptimer);
|
|
|
|
|
|
|
|
s->wdt = qdev_create(NULL, "arm_mptimer");
|
|
|
|
qdev_prop_set_uint32(s->wdt, "num-cpu", s->num_cpu);
|
|
|
|
qdev_init_nofail(s->wdt);
|
|
|
|
wdtbusdev = SYS_BUS_DEVICE(s->wdt);
|
2011-12-02 05:16:34 +08:00
|
|
|
|
|
|
|
/* Memory map (addresses are offsets from PERIPHBASE):
|
|
|
|
* 0x0000-0x00ff -- Snoop Control Unit
|
|
|
|
* 0x0100-0x01ff -- GIC CPU interface
|
|
|
|
* 0x0200-0x02ff -- Global Timer
|
|
|
|
* 0x0300-0x05ff -- nothing
|
|
|
|
* 0x0600-0x06ff -- private timers and watchdogs
|
|
|
|
* 0x0700-0x0fff -- nothing
|
|
|
|
* 0x1000-0x1fff -- GIC Distributor
|
|
|
|
*
|
|
|
|
* We should implement the global timer but don't currently do so.
|
|
|
|
*/
|
2013-06-06 17:41:28 +08:00
|
|
|
memory_region_init(&s->container, NULL, "a9mp-priv-container", 0x2000);
|
2013-03-01 02:23:14 +08:00
|
|
|
memory_region_add_subregion(&s->container, 0,
|
|
|
|
sysbus_mmio_get_region(scubusdev, 0));
|
2011-12-02 05:16:34 +08:00
|
|
|
/* GIC CPU interface */
|
2012-04-13 19:39:08 +08:00
|
|
|
memory_region_add_subregion(&s->container, 0x100,
|
|
|
|
sysbus_mmio_get_region(gicbusdev, 1));
|
2011-12-02 05:16:34 +08:00
|
|
|
/* Note that the A9 exposes only the "timer/watchdog for this core"
|
|
|
|
* memory region, not the "timer/watchdog for core X" ones 11MPcore has.
|
|
|
|
*/
|
|
|
|
memory_region_add_subregion(&s->container, 0x600,
|
2013-03-01 02:23:13 +08:00
|
|
|
sysbus_mmio_get_region(timerbusdev, 0));
|
2011-12-02 05:16:34 +08:00
|
|
|
memory_region_add_subregion(&s->container, 0x620,
|
2013-03-01 02:23:13 +08:00
|
|
|
sysbus_mmio_get_region(wdtbusdev, 0));
|
2012-04-13 19:39:08 +08:00
|
|
|
memory_region_add_subregion(&s->container, 0x1000,
|
|
|
|
sysbus_mmio_get_region(gicbusdev, 0));
|
2011-12-02 05:16:34 +08:00
|
|
|
|
|
|
|
sysbus_init_mmio(dev, &s->container);
|
|
|
|
|
2012-04-13 19:39:08 +08:00
|
|
|
/* Wire up the interrupt from each watchdog and timer.
|
|
|
|
* For each core the timer is PPI 29 and the watchdog PPI 30.
|
|
|
|
*/
|
|
|
|
for (i = 0; i < s->num_cpu; i++) {
|
|
|
|
int ppibase = (s->num_irq - 32) + i * 32;
|
2013-03-01 02:23:13 +08:00
|
|
|
sysbus_connect_irq(timerbusdev, i,
|
2012-04-13 19:39:08 +08:00
|
|
|
qdev_get_gpio_in(s->gic, ppibase + 29));
|
2013-03-01 02:23:13 +08:00
|
|
|
sysbus_connect_irq(wdtbusdev, i,
|
2012-04-13 19:39:08 +08:00
|
|
|
qdev_get_gpio_in(s->gic, ppibase + 30));
|
2011-12-02 05:16:34 +08:00
|
|
|
}
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2011-12-08 11:34:16 +08:00
|
|
|
static Property a9mp_priv_properties[] = {
|
2013-03-01 02:23:13 +08:00
|
|
|
DEFINE_PROP_UINT32("num-cpu", A9MPPrivState, num_cpu, 1),
|
2011-12-08 11:34:16 +08:00
|
|
|
/* The Cortex-A9MP may have anything from 0 to 224 external interrupt
|
|
|
|
* IRQ lines (with another 32 internal). We default to 64+32, which
|
|
|
|
* is the number provided by the Cortex-A9MP test chip in the
|
|
|
|
* Realview PBX-A9 and Versatile Express A9 development boards.
|
|
|
|
* Other boards may differ and should set this property appropriately.
|
|
|
|
*/
|
2013-03-01 02:23:13 +08:00
|
|
|
DEFINE_PROP_UINT32("num-irq", A9MPPrivState, num_irq, 96),
|
2011-12-08 11:34:16 +08:00
|
|
|
DEFINE_PROP_END_OF_LIST(),
|
|
|
|
};
|
|
|
|
|
2012-01-25 03:12:29 +08:00
|
|
|
static void a9mp_priv_class_init(ObjectClass *klass, void *data)
|
|
|
|
{
|
2011-12-08 11:34:16 +08:00
|
|
|
DeviceClass *dc = DEVICE_CLASS(klass);
|
2012-01-25 03:12:29 +08:00
|
|
|
SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
|
|
|
|
|
|
|
|
k->init = a9mp_priv_init;
|
2011-12-08 11:34:16 +08:00
|
|
|
dc->props = a9mp_priv_properties;
|
2012-01-25 03:12:29 +08:00
|
|
|
}
|
|
|
|
|
2013-01-10 23:19:07 +08:00
|
|
|
static const TypeInfo a9mp_priv_info = {
|
2011-12-08 11:34:16 +08:00
|
|
|
.name = "a9mpcore_priv",
|
|
|
|
.parent = TYPE_SYS_BUS_DEVICE,
|
2013-03-01 02:23:13 +08:00
|
|
|
.instance_size = sizeof(A9MPPrivState),
|
2011-12-08 11:34:16 +08:00
|
|
|
.class_init = a9mp_priv_class_init,
|
2009-11-20 00:45:21 +08:00
|
|
|
};
|
|
|
|
|
2012-02-09 22:20:55 +08:00
|
|
|
static void a9mp_register_types(void)
|
2009-11-20 00:45:21 +08:00
|
|
|
{
|
2011-12-08 11:34:16 +08:00
|
|
|
type_register_static(&a9mp_priv_info);
|
2009-11-20 00:45:21 +08:00
|
|
|
}
|
|
|
|
|
2012-02-09 22:20:55 +08:00
|
|
|
type_init(a9mp_register_types)
|