mirror of
https://sourceware.org/git/binutils-gdb.git
synced 2024-11-30 05:23:49 +08:00
ac2df442ac
* elf64-ppc.c (ADDI_R12_R12, LD_R11_0R2, LD_R2_0R2): Define. Update stub comments. (build_plt_stub): Build two variants, one without "addis". (ppc_build_one_stub): Build stubs without "addis" if possible. (ppc_size_one_stub): Size new stubs. ld/testsuite/ * ld-powerpc/relbrlt.s (.text.pad2): Adjust space. * ld-powerpc/relbrlt.d: Update. * ld-powerpc/tlsexe.d: Update. * ld-powerpc/tlsexe.g: Update. * ld-powerpc/tlsexe.r: Update. * ld-powerpc/tlsexetoc.d: Update. * ld-powerpc/tlsexetoc.g: Update. * ld-powerpc/tlsexetoc.r: Update. * ld-powerpc/tlsso.d: Update. * ld-powerpc/tlsso.g: Update. * ld-powerpc/tlsso.r: Update. * ld-powerpc/tlstocso.d: Update. * ld-powerpc/tlstocso.g: Update.
60 lines
1.7 KiB
Makefile
60 lines
1.7 KiB
Makefile
#source: tlstoc.s
|
|
#as: -a64
|
|
#ld: -shared -melf64ppc
|
|
#objdump: -dr
|
|
#target: powerpc64*-*-*
|
|
|
|
.*: +file format elf64-powerpc
|
|
|
|
Disassembly of section \.text:
|
|
|
|
.* <\.__tls_get_addr>:
|
|
.* f8 41 00 28 std r2,40\(r1\)
|
|
.* e9 62 80 70 ld r11,-32656\(r2\)
|
|
.* 7d 69 03 a6 mtctr r11
|
|
.* e9 62 80 80 ld r11,-32640\(r2\)
|
|
.* e8 42 80 78 ld r2,-32648\(r2\)
|
|
.* 4e 80 04 20 bctr
|
|
|
|
.* <_start>:
|
|
.* 38 62 80 08 addi r3,r2,-32760
|
|
.* 4b ff ff e5 bl .* <\.__tls_get_addr>
|
|
.* e8 41 00 28 ld r2,40\(r1\)
|
|
.* 38 62 80 18 addi r3,r2,-32744
|
|
.* 4b ff ff d9 bl .* <\.__tls_get_addr>
|
|
.* e8 41 00 28 ld r2,40\(r1\)
|
|
.* 38 62 80 28 addi r3,r2,-32728
|
|
.* 4b ff ff cd bl .* <\.__tls_get_addr>
|
|
.* e8 41 00 28 ld r2,40\(r1\)
|
|
.* 38 62 80 38 addi r3,r2,-32712
|
|
.* 4b ff ff c1 bl .* <\.__tls_get_addr>
|
|
.* e8 41 00 28 ld r2,40\(r1\)
|
|
.* 39 23 80 40 addi r9,r3,-32704
|
|
.* 3d 23 00 00 addis r9,r3,0
|
|
.* 81 49 80 48 lwz r10,-32696\(r9\)
|
|
.* e9 22 80 48 ld r9,-32696\(r2\)
|
|
.* 7d 49 18 2a ldx r10,r9,r3
|
|
.* e9 22 80 50 ld r9,-32688\(r2\)
|
|
.* 7d 49 6a 2e lhzx r10,r9,r13
|
|
.* 89 4d 00 00 lbz r10,0\(r13\)
|
|
.* 3d 2d 00 00 addis r9,r13,0
|
|
.* 99 49 00 00 stb r10,0\(r9\)
|
|
.* 00 00 00 00 .*
|
|
.* 00 01 02 18 .*
|
|
.* 7d 88 02 a6 mflr r12
|
|
.* 42 9f 00 05 bcl- 20,4\*cr7\+so,.*
|
|
.* 7d 68 02 a6 mflr r11
|
|
.* e8 4b ff f0 ld r2,-16\(r11\)
|
|
.* 7d 88 03 a6 mtlr r12
|
|
.* 7d 82 5a 14 add r12,r2,r11
|
|
.* e9 6c 00 00 ld r11,0\(r12\)
|
|
.* e8 4c 00 08 ld r2,8\(r12\)
|
|
.* 7d 69 03 a6 mtctr r11
|
|
.* e9 6c 00 10 ld r11,16\(r12\)
|
|
.* 4e 80 04 20 bctr
|
|
.* 60 00 00 00 nop
|
|
.* 60 00 00 00 nop
|
|
.* 60 00 00 00 nop
|
|
.* 38 00 00 00 li r0,0
|
|
.* 4b ff ff c4 b .*
|