binutils-gdb/opcodes/spu-dis.c

262 lines
7.3 KiB
C
Raw Normal View History

2006-10-25 14:49:21 +08:00
/* Disassemble SPU instructions
Copyright (C) 2006-2022 Free Software Foundation, Inc.
2006-10-25 14:49:21 +08:00
2007-07-05 17:49:03 +08:00
This file is part of the GNU opcodes library.
2006-10-25 14:49:21 +08:00
2007-07-05 17:49:03 +08:00
This library is free software; you can redistribute it and/or modify
2006-10-25 14:49:21 +08:00
it under the terms of the GNU General Public License as published by
2007-07-05 17:49:03 +08:00
the Free Software Foundation; either version 3, or (at your option)
any later version.
It is distributed in the hope that it will be useful, but WITHOUT
ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
License for more details.
You should have received a copy of the GNU General Public License
along with this file; see the file COPYING. If not, write to the
Free Software Foundation, 51 Franklin Street - Fifth Floor, Boston,
MA 02110-1301, USA. */
2006-10-25 14:49:21 +08:00
#include "sysdep.h"
PR 14072 * configure.in: Add check that sysdep.h has been included before any system header files. * configure: Regenerate. * config.in: Regenerate. * sysdep.h: Generate an error if included before config.h. * alpha-opc.c: Include sysdep.h before any other header file. * alpha-dis.c: Likewise. * avr-dis.c: Likewise. * cgen-opc.c: Likewise. * cr16-dis.c: Likewise. * cris-dis.c: Likewise. * crx-dis.c: Likewise. * d10v-dis.c: Likewise. * d10v-opc.c: Likewise. * d30v-dis.c: Likewise. * d30v-opc.c: Likewise. * h8500-dis.c: Likewise. * i370-dis.c: Likewise. * i370-opc.c: Likewise. * m10200-dis.c: Likewise. * m10300-dis.c: Likewise. * micromips-opc.c: Likewise. * mips-opc.c: Likewise. * mips61-opc.c: Likewise. * moxie-dis.c: Likewise. * or32-opc.c: Likewise. * pj-dis.c: Likewise. * ppc-dis.c: Likewise. * ppc-opc.c: Likewise. * s390-dis.c: Likewise. * sh-dis.c: Likewise. * sh64-dis.c: Likewise. * sparc-dis.c: Likewise. * sparc-opc.c: Likewise. * spu-dis.c: Likewise. * tic30-dis.c: Likewise. * tic54x-dis.c: Likewise. * tic80-dis.c: Likewise. * tic80-opc.c: Likewise. * tilegx-dis.c: Likewise. * tilepro-dis.c: Likewise. * v850-dis.c: Likewise. * v850-opc.c: Likewise. * vax-dis.c: Likewise. * w65-dis.c: Likewise. * xgate-dis.c: Likewise. * xtensa-dis.c: Likewise. * rl78-decode.opc: Likewise. * rl78-decode.c: Regenerate. * rx-decode.opc: Likewise. * rx-decode.c: Regenerate. * configure.in: Add check that sysdep.h has been included before any system header files. * configure: Regenerate. * config.in: Regenerate. * sysdep.h: Generate an error if included before config.h. * configure.in: Add check that sysdep.h has been included before any system header files. * configure: Regenerate. * config.in: Regenerate. * aclocal.m4: Regenerate. * bfd-in.h: Generate an error if included before config.h. * sysdep.h: Likewise. * bfd-in2.h: Regenerate. * compress.c: Remove #include "config.h". * plugin.c: Likewise. * elf32-m68hc1x.c: Include sysdep.h before alloca-conf.h. * elf64-hppa.c: Likewise. * som.c: Likewise. * xsymc.c: Likewise. * configure.in: Add check that sysdep.h has been included before any system header files. * configure: Regenerate. * config.in: Regenerate. * configure.in: Add check that sysdep.h has been included before any system header files. * configure: Regenerate. * config.in: Regenerate. * aclocal.m4: Regenerate. * Makefile.am: Use wrappers around C files generated by flex. * Makefile.in: Regenerate. * doc/Makefile.in: Regenerate. * itbl-lex-wrapper.c: New file. * config/bfin-lex-wrapper.c: New file. * cgen.c: Include as.h before setjmp.h. * config/tc-dlx.c: Include as.h before any other header. * config/tc-h8300.c: Likewise. * config/tc-lm32.c: Likewise. * config/tc-mep.c: Likewise. * config/tc-microblaze.c: Likewise. * config/tc-mmix.c: Likewise. * config/tc-msp430.c: Likewise. * config/tc-or32.c: Likewise. * config/tc-tic4x.c: Likewise. * config/tc-tic54x.c: Likewise. * config/tc-xtensa.c: Likewise. * configure.in: Add check that sysdep.h has been included before any system header files. * configure: Regenerate. * config.in: Regenerate. * unwind-ia64.h: Include config.h.
2012-05-17 23:13:28 +08:00
#include <stdio.h>
Don't use print_insn_XXX in GDB This is a follow-up to [PATCH 0/6] Unify the disassembler selection in gdb and objdump https://sourceware.org/ml/binutils/2017-05/msg00192.html that is, opcodes is able to select the right disassembler, so gdb doesn't have to select them. Instead, gdb can just use default_print_insn. As a result, these print_insn_XXX are not used out of opcodes, so this patch also moves their declarations from include/dis-asm.h to opcodes/disassemble.h. With this change, GDB doesn't use any print_insn_XXX directly any more. gdb: 2017-06-14 Yao Qi <yao.qi@linaro.org> * aarch64-tdep.c (aarch64_gdb_print_insn): Call default_print_insn instead of print_insn_aarch64. * arm-tdep.c (gdb_print_insn_arm): Call default_print_insn instead of print_insn_big_arm and print_insn_little_arm. * i386-tdep.c (i386_print_insn): Call default_print_insn instead of print_insn_i386. * ia64-tdep.c (ia64_print_insn): Call default_print_insn instead of print_insn_ia64. * mips-tdep.c (gdb_print_insn_mips): Call default_print_insn instead of print_insn_big_mips and print_insn_little_mips. * spu-tdep.c (gdb_print_insn_spu): Call default_print_insn instead of print_insn_spu. include: 2017-06-14 Yao Qi <yao.qi@linaro.org> * dis-asm.h (print_insn_aarch64): Move it to opcodes/disassemble.h. (print_insn_big_arm, print_insn_big_mips): Likewise. (print_insn_i386, print_insn_ia64): Likewise. (print_insn_little_arm, print_insn_little_mips): Likewise. (print_insn_spu): Likewise. opcodes: 2017-06-14 Yao Qi <yao.qi@linaro.org> * aarch64-dis.c: Include disassemble.h instead of dis-asm.h. * arm-dis.c: Likewise. * ia64-dis.c: Likewise. * mips-dis.c: Likewise. * spu-dis.c: Likewise. * disassemble.h (print_insn_aarch64): New declaration, moved from include/dis-asm.h. (print_insn_big_arm, print_insn_big_mips): Likewise. (print_insn_i386, print_insn_ia64): Likewise. (print_insn_little_arm, print_insn_little_mips): Likewise.
2017-06-14 23:28:30 +08:00
#include "disassemble.h"
2006-10-25 14:49:21 +08:00
#include "opcode/spu.h"
/* This file provides a disassembler function which uses
the disassembler interface defined in dis-asm.h. */
extern const struct spu_opcode spu_opcodes[];
extern const int spu_num_opcodes;
static const struct spu_opcode *spu_disassemble_table[(1<<11)];
static void
init_spu_disassemble (void)
{
int i;
/* If two instructions have the same opcode then we prefer the first
* one. In most cases it is just an alternate mnemonic. */
for (i = 0; i < spu_num_opcodes; i++)
{
int o = spu_opcodes[i].opcode;
if (o >= (1 << 11))
abort ();
if (spu_disassemble_table[o] == 0)
spu_disassemble_table[o] = &spu_opcodes[i];
}
}
/* Determine the instruction from the 10 least significant bits. */
static const struct spu_opcode *
get_index_for_opcode (unsigned int insn)
{
const struct spu_opcode *op_index;
2006-10-25 14:49:21 +08:00
unsigned int opcode = insn >> (32-11);
/* Init the table. This assumes that element 0/opcode 0 (currently
* NOP) is always used */
if (spu_disassemble_table[0] == 0)
init_spu_disassemble ();
if ((op_index = spu_disassemble_table[opcode & 0x780]) != 0
&& op_index->insn_type == RRR)
return op_index;
2006-10-25 14:49:21 +08:00
if ((op_index = spu_disassemble_table[opcode & 0x7f0]) != 0
&& (op_index->insn_type == RI18 || op_index->insn_type == LBT))
return op_index;
2006-10-25 14:49:21 +08:00
if ((op_index = spu_disassemble_table[opcode & 0x7f8]) != 0
&& op_index->insn_type == RI10)
return op_index;
2006-10-25 14:49:21 +08:00
if ((op_index = spu_disassemble_table[opcode & 0x7fc]) != 0
&& (op_index->insn_type == RI16))
return op_index;
2006-10-25 14:49:21 +08:00
if ((op_index = spu_disassemble_table[opcode & 0x7fe]) != 0
&& (op_index->insn_type == RI8))
return op_index;
2006-10-25 14:49:21 +08:00
if ((op_index = spu_disassemble_table[opcode & 0x7ff]) != 0)
return op_index;
2006-10-25 14:49:21 +08:00
return 0;
}
/* Print a Spu instruction. */
int
print_insn_spu (bfd_vma memaddr, struct disassemble_info *info)
{
bfd_byte buffer[4];
int value;
int hex_value;
int status;
unsigned int insn;
const struct spu_opcode *op_index;
2006-10-25 14:49:21 +08:00
enum spu_insns tag;
status = (*info->read_memory_func) (memaddr, buffer, 4, info);
if (status != 0)
{
(*info->memory_error_func) (status, memaddr, info);
return -1;
}
insn = bfd_getb32 (buffer);
op_index = get_index_for_opcode (insn);
2006-10-25 14:49:21 +08:00
if (op_index == 0)
2006-10-25 14:49:21 +08:00
{
(*info->fprintf_func) (info->stream, ".long 0x%x", insn);
}
else
{
int i;
int paren = 0;
tag = (enum spu_insns)(op_index - spu_opcodes);
(*info->fprintf_func) (info->stream, "%s", op_index->mnemonic);
2006-10-25 14:49:21 +08:00
if (tag == M_BI || tag == M_BISL || tag == M_IRET || tag == M_BISLED
|| tag == M_BIHNZ || tag == M_BIHZ || tag == M_BINZ || tag == M_BIZ
|| tag == M_SYNC || tag == M_HBR)
{
int fb = (insn >> (32-18)) & 0x7f;
if (fb & 0x40)
(*info->fprintf_func) (info->stream, tag == M_SYNC ? "c" : "p");
if (fb & 0x20)
(*info->fprintf_func) (info->stream, "d");
if (fb & 0x10)
(*info->fprintf_func) (info->stream, "e");
}
if (op_index->arg[0] != 0)
2006-10-25 14:49:21 +08:00
(*info->fprintf_func) (info->stream, "\t");
hex_value = 0;
for (i = 1; i <= op_index->arg[0]; i++)
2006-10-25 14:49:21 +08:00
{
int arg = op_index->arg[i];
2006-10-25 14:49:21 +08:00
if (arg != A_P && !paren && i > 1)
(*info->fprintf_func) (info->stream, ",");
switch (arg)
{
case A_T:
(*info->fprintf_func) (info->stream, "$%d",
DECODE_INSN_RT (insn));
break;
case A_A:
(*info->fprintf_func) (info->stream, "$%d",
DECODE_INSN_RA (insn));
break;
case A_B:
(*info->fprintf_func) (info->stream, "$%d",
DECODE_INSN_RB (insn));
break;
case A_C:
(*info->fprintf_func) (info->stream, "$%d",
DECODE_INSN_RC (insn));
break;
case A_S:
(*info->fprintf_func) (info->stream, "$sp%d",
DECODE_INSN_RA (insn));
break;
case A_H:
(*info->fprintf_func) (info->stream, "$ch%d",
DECODE_INSN_RA (insn));
break;
case A_P:
paren++;
(*info->fprintf_func) (info->stream, "(");
break;
case A_U7A:
(*info->fprintf_func) (info->stream, "%d",
173 - DECODE_INSN_U8 (insn));
break;
case A_U7B:
(*info->fprintf_func) (info->stream, "%d",
155 - DECODE_INSN_U8 (insn));
break;
case A_S3:
case A_S6:
case A_S7:
case A_S7N:
case A_U3:
case A_U5:
case A_U6:
case A_U7:
hex_value = DECODE_INSN_I7 (insn);
(*info->fprintf_func) (info->stream, "%d", hex_value);
break;
case A_S11:
(*info->print_address_func) (memaddr + DECODE_INSN_I9a (insn) * 4,
info);
break;
case A_S11I:
(*info->print_address_func) (memaddr + DECODE_INSN_I9b (insn) * 4,
info);
break;
case A_S10:
case A_S10B:
hex_value = DECODE_INSN_I10 (insn);
(*info->fprintf_func) (info->stream, "%d", hex_value);
break;
case A_S14:
hex_value = DECODE_INSN_I10 (insn) * 16;
(*info->fprintf_func) (info->stream, "%d", hex_value);
break;
case A_S16:
hex_value = DECODE_INSN_I16 (insn);
(*info->fprintf_func) (info->stream, "%d", hex_value);
break;
case A_X16:
hex_value = DECODE_INSN_U16 (insn);
(*info->fprintf_func) (info->stream, "%u", hex_value);
break;
case A_R18:
value = DECODE_INSN_I16 (insn) * 4;
if (value == 0)
(*info->fprintf_func) (info->stream, "%d", value);
else
{
hex_value = memaddr + value;
(*info->print_address_func) (hex_value & 0x3ffff, info);
}
break;
case A_S18:
value = DECODE_INSN_U16 (insn) * 4;
if (value == 0)
(*info->fprintf_func) (info->stream, "%d", value);
else
(*info->print_address_func) (value, info);
break;
case A_U18:
value = DECODE_INSN_U18 (insn);
if (value == 0 || !(*info->symbol_at_address_func)(0, info))
{
hex_value = value;
(*info->fprintf_func) (info->stream, "%u", value);
}
else
(*info->print_address_func) (value, info);
break;
case A_U14:
hex_value = DECODE_INSN_U14 (insn);
(*info->fprintf_func) (info->stream, "%u", hex_value);
break;
}
if (arg != A_P && paren)
{
(*info->fprintf_func) (info->stream, ")");
paren--;
}
}
if (hex_value > 16)
(*info->fprintf_func) (info->stream, "\t# %x", hex_value);
}
return 4;
}