2012-06-20 06:46:57 +08:00
|
|
|
#include "config.h"
|
2015-03-30 13:38:59 +08:00
|
|
|
#include <inttypes.h>
|
1999-04-16 09:35:26 +08:00
|
|
|
#include <signal.h>
|
|
|
|
#include "bfd.h"
|
2002-06-09 23:45:54 +08:00
|
|
|
#include "gdb/callback.h"
|
|
|
|
#include "gdb/remote-sim.h"
|
1999-04-16 09:35:26 +08:00
|
|
|
|
2015-03-30 14:05:33 +08:00
|
|
|
#include "sim-main.h"
|
|
|
|
#include "sim-options.h"
|
|
|
|
|
2002-05-24 08:12:18 +08:00
|
|
|
#include "gdb/sim-d10v.h"
|
2005-11-29 02:33:03 +08:00
|
|
|
#include "gdb/signals.h"
|
1999-04-16 09:35:26 +08:00
|
|
|
|
2012-06-20 06:46:57 +08:00
|
|
|
#ifdef HAVE_STRING_H
|
|
|
|
#include <string.h>
|
|
|
|
#else
|
|
|
|
#ifdef HAVE_STRINGS_H
|
|
|
|
#include <strings.h>
|
|
|
|
#endif /* HAVE_STRING_H */
|
|
|
|
#endif /* HAVE_STRINGS_H */
|
|
|
|
|
|
|
|
#ifdef HAVE_STDLIB_H
|
|
|
|
#include <stdlib.h>
|
|
|
|
#endif
|
|
|
|
|
1999-04-16 09:35:26 +08:00
|
|
|
enum _leftright { LEFT_FIRST, RIGHT_FIRST };
|
|
|
|
|
|
|
|
int d10v_debug;
|
1999-09-14 05:40:00 +08:00
|
|
|
|
|
|
|
/* Set this to true to get the previous segment layout. */
|
|
|
|
|
|
|
|
int old_segment_mapping;
|
|
|
|
|
1999-04-16 09:35:26 +08:00
|
|
|
host_callback *d10v_callback;
|
|
|
|
unsigned long ins_type_counters[ (int)INS_MAX ];
|
|
|
|
|
|
|
|
uint16 OP[4];
|
|
|
|
|
2014-01-05 12:43:21 +08:00
|
|
|
static long hash (long insn, int format);
|
|
|
|
static struct hash_entry *lookup_hash (uint32 ins, int size);
|
|
|
|
static void get_operands (struct simops *s, uint32 ins);
|
|
|
|
static void do_long (uint32 ins);
|
|
|
|
static void do_2_short (uint16 ins1, uint16 ins2, enum _leftright leftright);
|
|
|
|
static void do_parallel (uint16 ins1, uint16 ins2);
|
|
|
|
static char *add_commas (char *buf, int sizeof_buf, unsigned long value);
|
1999-11-17 10:31:06 +08:00
|
|
|
static INLINE uint8 *map_memory (unsigned phys_addr);
|
1999-04-16 09:35:26 +08:00
|
|
|
|
|
|
|
#define MAX_HASH 63
|
|
|
|
struct hash_entry
|
|
|
|
{
|
|
|
|
struct hash_entry *next;
|
|
|
|
uint32 opcode;
|
|
|
|
uint32 mask;
|
|
|
|
int size;
|
|
|
|
struct simops *ops;
|
|
|
|
};
|
|
|
|
|
|
|
|
struct hash_entry hash_table[MAX_HASH+1];
|
|
|
|
|
|
|
|
INLINE static long
|
2015-03-30 13:38:59 +08:00
|
|
|
hash (long insn, int format)
|
1999-04-16 09:35:26 +08:00
|
|
|
{
|
|
|
|
if (format & LONG_OPCODE)
|
|
|
|
return ((insn & 0x3F000000) >> 24);
|
|
|
|
else
|
|
|
|
return((insn & 0x7E00) >> 9);
|
|
|
|
}
|
|
|
|
|
|
|
|
INLINE static struct hash_entry *
|
2015-03-30 13:38:59 +08:00
|
|
|
lookup_hash (uint32 ins, int size)
|
1999-04-16 09:35:26 +08:00
|
|
|
{
|
|
|
|
struct hash_entry *h;
|
|
|
|
|
|
|
|
if (size)
|
|
|
|
h = &hash_table[(ins & 0x3F000000) >> 24];
|
|
|
|
else
|
|
|
|
h = &hash_table[(ins & 0x7E00) >> 9];
|
|
|
|
|
|
|
|
while ((ins & h->mask) != h->opcode || h->size != size)
|
|
|
|
{
|
|
|
|
if (h->next == NULL)
|
|
|
|
{
|
2015-04-03 08:15:43 +08:00
|
|
|
State.exception = GDB_SIGNAL_ILL;
|
2000-01-06 11:07:20 +08:00
|
|
|
State.pc_changed = 1; /* Don't increment the PC. */
|
1999-11-17 10:31:06 +08:00
|
|
|
return NULL;
|
1999-04-16 09:35:26 +08:00
|
|
|
}
|
|
|
|
h = h->next;
|
|
|
|
}
|
|
|
|
return (h);
|
|
|
|
}
|
|
|
|
|
|
|
|
INLINE static void
|
|
|
|
get_operands (struct simops *s, uint32 ins)
|
|
|
|
{
|
|
|
|
int i, shift, bits, flags;
|
|
|
|
uint32 mask;
|
|
|
|
for (i=0; i < s->numops; i++)
|
|
|
|
{
|
|
|
|
shift = s->operands[3*i];
|
|
|
|
bits = s->operands[3*i+1];
|
|
|
|
flags = s->operands[3*i+2];
|
|
|
|
mask = 0x7FFFFFFF >> (31 - bits);
|
|
|
|
OP[i] = (ins >> shift) & mask;
|
|
|
|
}
|
|
|
|
/* FIXME: for tracing, update values that need to be updated each
|
|
|
|
instruction decode cycle */
|
|
|
|
State.trace.psw = PSW;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void
|
2015-03-30 13:38:59 +08:00
|
|
|
do_long (uint32 ins)
|
1999-04-16 09:35:26 +08:00
|
|
|
{
|
|
|
|
struct hash_entry *h;
|
|
|
|
#ifdef DEBUG
|
|
|
|
if ((d10v_debug & DEBUG_INSTRUCTION) != 0)
|
|
|
|
(*d10v_callback->printf_filtered) (d10v_callback, "do_long 0x%x\n", ins);
|
|
|
|
#endif
|
|
|
|
h = lookup_hash (ins, 1);
|
1999-11-17 10:31:06 +08:00
|
|
|
if (h == NULL)
|
|
|
|
return;
|
1999-04-16 09:35:26 +08:00
|
|
|
get_operands (h->ops, ins);
|
|
|
|
State.ins_type = INS_LONG;
|
|
|
|
ins_type_counters[ (int)State.ins_type ]++;
|
|
|
|
(h->ops->func)();
|
|
|
|
}
|
|
|
|
|
|
|
|
static void
|
2015-03-30 13:38:59 +08:00
|
|
|
do_2_short (uint16 ins1, uint16 ins2, enum _leftright leftright)
|
1999-04-16 09:35:26 +08:00
|
|
|
{
|
|
|
|
struct hash_entry *h;
|
|
|
|
enum _ins_type first, second;
|
|
|
|
|
|
|
|
#ifdef DEBUG
|
|
|
|
if ((d10v_debug & DEBUG_INSTRUCTION) != 0)
|
|
|
|
(*d10v_callback->printf_filtered) (d10v_callback, "do_2_short 0x%x (%s) -> 0x%x\n",
|
|
|
|
ins1, (leftright) ? "left" : "right", ins2);
|
|
|
|
#endif
|
|
|
|
|
|
|
|
if (leftright == LEFT_FIRST)
|
|
|
|
{
|
|
|
|
first = INS_LEFT;
|
|
|
|
second = INS_RIGHT;
|
|
|
|
ins_type_counters[ (int)INS_LEFTRIGHT ]++;
|
|
|
|
}
|
|
|
|
else
|
|
|
|
{
|
|
|
|
first = INS_RIGHT;
|
|
|
|
second = INS_LEFT;
|
|
|
|
ins_type_counters[ (int)INS_RIGHTLEFT ]++;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Issue the first instruction */
|
|
|
|
h = lookup_hash (ins1, 0);
|
1999-11-17 10:31:06 +08:00
|
|
|
if (h == NULL)
|
|
|
|
return;
|
1999-04-16 09:35:26 +08:00
|
|
|
get_operands (h->ops, ins1);
|
|
|
|
State.ins_type = first;
|
|
|
|
ins_type_counters[ (int)State.ins_type ]++;
|
|
|
|
(h->ops->func)();
|
|
|
|
|
|
|
|
/* Issue the second instruction (if the PC hasn't changed) */
|
|
|
|
if (!State.pc_changed && !State.exception)
|
|
|
|
{
|
|
|
|
/* finish any existing instructions */
|
|
|
|
SLOT_FLUSH ();
|
|
|
|
h = lookup_hash (ins2, 0);
|
1999-11-17 10:31:06 +08:00
|
|
|
if (h == NULL)
|
|
|
|
return;
|
1999-04-16 09:35:26 +08:00
|
|
|
get_operands (h->ops, ins2);
|
|
|
|
State.ins_type = second;
|
|
|
|
ins_type_counters[ (int)State.ins_type ]++;
|
|
|
|
ins_type_counters[ (int)INS_CYCLES ]++;
|
|
|
|
(h->ops->func)();
|
|
|
|
}
|
|
|
|
else if (!State.exception)
|
|
|
|
ins_type_counters[ (int)INS_COND_JUMP ]++;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void
|
2015-03-30 13:38:59 +08:00
|
|
|
do_parallel (uint16 ins1, uint16 ins2)
|
1999-04-16 09:35:26 +08:00
|
|
|
{
|
|
|
|
struct hash_entry *h1, *h2;
|
|
|
|
#ifdef DEBUG
|
|
|
|
if ((d10v_debug & DEBUG_INSTRUCTION) != 0)
|
|
|
|
(*d10v_callback->printf_filtered) (d10v_callback, "do_parallel 0x%x || 0x%x\n", ins1, ins2);
|
|
|
|
#endif
|
|
|
|
ins_type_counters[ (int)INS_PARALLEL ]++;
|
|
|
|
h1 = lookup_hash (ins1, 0);
|
1999-11-17 10:31:06 +08:00
|
|
|
if (h1 == NULL)
|
|
|
|
return;
|
1999-04-16 09:35:26 +08:00
|
|
|
h2 = lookup_hash (ins2, 0);
|
1999-11-17 10:31:06 +08:00
|
|
|
if (h2 == NULL)
|
|
|
|
return;
|
1999-04-16 09:35:26 +08:00
|
|
|
|
|
|
|
if (h1->ops->exec_type == PARONLY)
|
|
|
|
{
|
|
|
|
get_operands (h1->ops, ins1);
|
|
|
|
State.ins_type = INS_LEFT_COND_TEST;
|
|
|
|
ins_type_counters[ (int)State.ins_type ]++;
|
|
|
|
(h1->ops->func)();
|
|
|
|
if (State.exe)
|
|
|
|
{
|
|
|
|
ins_type_counters[ (int)INS_COND_TRUE ]++;
|
|
|
|
get_operands (h2->ops, ins2);
|
|
|
|
State.ins_type = INS_RIGHT_COND_EXE;
|
|
|
|
ins_type_counters[ (int)State.ins_type ]++;
|
|
|
|
(h2->ops->func)();
|
|
|
|
}
|
|
|
|
else
|
|
|
|
ins_type_counters[ (int)INS_COND_FALSE ]++;
|
|
|
|
}
|
|
|
|
else if (h2->ops->exec_type == PARONLY)
|
|
|
|
{
|
|
|
|
get_operands (h2->ops, ins2);
|
|
|
|
State.ins_type = INS_RIGHT_COND_TEST;
|
|
|
|
ins_type_counters[ (int)State.ins_type ]++;
|
|
|
|
(h2->ops->func)();
|
|
|
|
if (State.exe)
|
|
|
|
{
|
|
|
|
ins_type_counters[ (int)INS_COND_TRUE ]++;
|
|
|
|
get_operands (h1->ops, ins1);
|
|
|
|
State.ins_type = INS_LEFT_COND_EXE;
|
|
|
|
ins_type_counters[ (int)State.ins_type ]++;
|
|
|
|
(h1->ops->func)();
|
|
|
|
}
|
|
|
|
else
|
|
|
|
ins_type_counters[ (int)INS_COND_FALSE ]++;
|
|
|
|
}
|
|
|
|
else
|
|
|
|
{
|
|
|
|
get_operands (h1->ops, ins1);
|
|
|
|
State.ins_type = INS_LEFT_PARALLEL;
|
|
|
|
ins_type_counters[ (int)State.ins_type ]++;
|
|
|
|
(h1->ops->func)();
|
|
|
|
if (!State.exception)
|
|
|
|
{
|
|
|
|
get_operands (h2->ops, ins2);
|
|
|
|
State.ins_type = INS_RIGHT_PARALLEL;
|
|
|
|
ins_type_counters[ (int)State.ins_type ]++;
|
|
|
|
(h2->ops->func)();
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static char *
|
2015-03-30 13:38:59 +08:00
|
|
|
add_commas (char *buf, int sizeof_buf, unsigned long value)
|
1999-04-16 09:35:26 +08:00
|
|
|
{
|
|
|
|
int comma = 3;
|
|
|
|
char *endbuf = buf + sizeof_buf - 1;
|
|
|
|
|
|
|
|
*--endbuf = '\0';
|
|
|
|
do {
|
|
|
|
if (comma-- == 0)
|
|
|
|
{
|
|
|
|
*--endbuf = ',';
|
|
|
|
comma = 2;
|
|
|
|
}
|
|
|
|
|
|
|
|
*--endbuf = (value % 10) + '0';
|
|
|
|
} while ((value /= 10) != 0);
|
|
|
|
|
|
|
|
return endbuf;
|
|
|
|
}
|
|
|
|
|
|
|
|
void
|
2015-03-30 13:38:59 +08:00
|
|
|
sim_size (int power)
|
1999-04-16 09:35:26 +08:00
|
|
|
{
|
|
|
|
int i;
|
1999-11-17 10:31:06 +08:00
|
|
|
for (i = 0; i < IMEM_SEGMENTS; i++)
|
1999-04-16 09:35:26 +08:00
|
|
|
{
|
1999-11-17 10:31:06 +08:00
|
|
|
if (State.mem.insn[i])
|
|
|
|
free (State.mem.insn[i]);
|
1999-04-16 09:35:26 +08:00
|
|
|
}
|
1999-11-17 10:31:06 +08:00
|
|
|
for (i = 0; i < DMEM_SEGMENTS; i++)
|
1999-04-16 09:35:26 +08:00
|
|
|
{
|
1999-11-17 10:31:06 +08:00
|
|
|
if (State.mem.data[i])
|
|
|
|
free (State.mem.data[i]);
|
1999-04-16 09:35:26 +08:00
|
|
|
}
|
1999-11-17 10:31:06 +08:00
|
|
|
for (i = 0; i < UMEM_SEGMENTS; i++)
|
|
|
|
{
|
|
|
|
if (State.mem.unif[i])
|
|
|
|
free (State.mem.unif[i]);
|
|
|
|
}
|
|
|
|
/* Always allocate dmem segment 0. This contains the IMAP and DMAP
|
|
|
|
registers. */
|
|
|
|
State.mem.data[0] = calloc (1, SEGMENT_SIZE);
|
|
|
|
}
|
|
|
|
|
|
|
|
/* For tracing - leave info on last access around. */
|
|
|
|
static char *last_segname = "invalid";
|
|
|
|
static char *last_from = "invalid";
|
|
|
|
static char *last_to = "invalid";
|
|
|
|
|
|
|
|
enum
|
|
|
|
{
|
|
|
|
IMAP0_OFFSET = 0xff00,
|
|
|
|
DMAP0_OFFSET = 0xff08,
|
|
|
|
DMAP2_SHADDOW = 0xff04,
|
|
|
|
DMAP2_OFFSET = 0xff0c
|
|
|
|
};
|
|
|
|
|
|
|
|
static void
|
|
|
|
set_dmap_register (int reg_nr, unsigned long value)
|
|
|
|
{
|
|
|
|
uint8 *raw = map_memory (SIM_D10V_MEMORY_DATA
|
|
|
|
+ DMAP0_OFFSET + 2 * reg_nr);
|
|
|
|
WRITE_16 (raw, value);
|
1999-04-16 09:35:26 +08:00
|
|
|
#ifdef DEBUG
|
1999-11-17 10:31:06 +08:00
|
|
|
if ((d10v_debug & DEBUG_MEMORY))
|
1999-04-16 09:35:26 +08:00
|
|
|
{
|
1999-11-17 10:31:06 +08:00
|
|
|
(*d10v_callback->printf_filtered)
|
|
|
|
(d10v_callback, "mem: dmap%d=0x%04lx\n", reg_nr, value);
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
}
|
1999-04-16 09:35:26 +08:00
|
|
|
|
1999-11-17 10:31:06 +08:00
|
|
|
static unsigned long
|
2003-05-08 03:21:13 +08:00
|
|
|
dmap_register (void *regcache, int reg_nr)
|
1999-11-17 10:31:06 +08:00
|
|
|
{
|
|
|
|
uint8 *raw = map_memory (SIM_D10V_MEMORY_DATA
|
|
|
|
+ DMAP0_OFFSET + 2 * reg_nr);
|
|
|
|
return READ_16 (raw);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void
|
|
|
|
set_imap_register (int reg_nr, unsigned long value)
|
|
|
|
{
|
|
|
|
uint8 *raw = map_memory (SIM_D10V_MEMORY_DATA
|
|
|
|
+ IMAP0_OFFSET + 2 * reg_nr);
|
|
|
|
WRITE_16 (raw, value);
|
|
|
|
#ifdef DEBUG
|
|
|
|
if ((d10v_debug & DEBUG_MEMORY))
|
|
|
|
{
|
|
|
|
(*d10v_callback->printf_filtered)
|
|
|
|
(d10v_callback, "mem: imap%d=0x%04lx\n", reg_nr, value);
|
1999-04-16 09:35:26 +08:00
|
|
|
}
|
|
|
|
#endif
|
|
|
|
}
|
|
|
|
|
1999-11-17 10:31:06 +08:00
|
|
|
static unsigned long
|
2003-05-08 03:21:13 +08:00
|
|
|
imap_register (void *regcache, int reg_nr)
|
1999-11-17 10:31:06 +08:00
|
|
|
{
|
|
|
|
uint8 *raw = map_memory (SIM_D10V_MEMORY_DATA
|
|
|
|
+ IMAP0_OFFSET + 2 * reg_nr);
|
|
|
|
return READ_16 (raw);
|
|
|
|
}
|
1999-04-16 09:35:26 +08:00
|
|
|
|
1999-11-17 10:31:06 +08:00
|
|
|
enum
|
|
|
|
{
|
|
|
|
HELD_SPI_IDX = 0,
|
|
|
|
HELD_SPU_IDX = 1
|
|
|
|
};
|
|
|
|
|
|
|
|
static unsigned long
|
|
|
|
spu_register (void)
|
1999-04-16 09:35:26 +08:00
|
|
|
{
|
1999-11-17 10:31:06 +08:00
|
|
|
if (PSW_SM)
|
|
|
|
return GPR (SP_IDX);
|
|
|
|
else
|
|
|
|
return HELD_SP (HELD_SPU_IDX);
|
|
|
|
}
|
1999-04-16 09:35:26 +08:00
|
|
|
|
1999-11-17 10:31:06 +08:00
|
|
|
static unsigned long
|
|
|
|
spi_register (void)
|
|
|
|
{
|
|
|
|
if (!PSW_SM)
|
|
|
|
return GPR (SP_IDX);
|
|
|
|
else
|
|
|
|
return HELD_SP (HELD_SPI_IDX);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void
|
|
|
|
set_spi_register (unsigned long value)
|
|
|
|
{
|
|
|
|
if (!PSW_SM)
|
|
|
|
SET_GPR (SP_IDX, value);
|
|
|
|
SET_HELD_SP (HELD_SPI_IDX, value);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void
|
|
|
|
set_spu_register (unsigned long value)
|
|
|
|
{
|
|
|
|
if (PSW_SM)
|
|
|
|
SET_GPR (SP_IDX, value);
|
|
|
|
SET_HELD_SP (HELD_SPU_IDX, value);
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Given a virtual address in the DMAP address space, translate it
|
|
|
|
into a physical address. */
|
|
|
|
|
|
|
|
unsigned long
|
|
|
|
sim_d10v_translate_dmap_addr (unsigned long offset,
|
|
|
|
int nr_bytes,
|
|
|
|
unsigned long *phys,
|
2003-05-08 03:21:13 +08:00
|
|
|
void *regcache,
|
|
|
|
unsigned long (*dmap_register) (void *regcache,
|
|
|
|
int reg_nr))
|
1999-11-17 10:31:06 +08:00
|
|
|
{
|
|
|
|
short map;
|
|
|
|
int regno;
|
|
|
|
last_from = "logical-data";
|
|
|
|
if (offset >= DMAP_BLOCK_SIZE * SIM_D10V_NR_DMAP_REGS)
|
1999-04-16 09:35:26 +08:00
|
|
|
{
|
1999-11-17 10:31:06 +08:00
|
|
|
/* Logical address out side of data segments, not supported */
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
regno = (offset / DMAP_BLOCK_SIZE);
|
|
|
|
offset = (offset % DMAP_BLOCK_SIZE);
|
|
|
|
if ((offset % DMAP_BLOCK_SIZE) + nr_bytes > DMAP_BLOCK_SIZE)
|
|
|
|
{
|
|
|
|
/* Don't cross a BLOCK boundary */
|
|
|
|
nr_bytes = DMAP_BLOCK_SIZE - (offset % DMAP_BLOCK_SIZE);
|
|
|
|
}
|
2003-05-08 03:21:13 +08:00
|
|
|
map = dmap_register (regcache, regno);
|
1999-11-17 10:31:06 +08:00
|
|
|
if (regno == 3)
|
|
|
|
{
|
|
|
|
/* Always maps to data memory */
|
|
|
|
int iospi = (offset / 0x1000) % 4;
|
|
|
|
int iosp = (map >> (4 * (3 - iospi))) % 0x10;
|
|
|
|
last_to = "io-space";
|
|
|
|
*phys = (SIM_D10V_MEMORY_DATA + (iosp * 0x10000) + 0xc000 + offset);
|
|
|
|
}
|
|
|
|
else
|
|
|
|
{
|
|
|
|
int sp = ((map & 0x3000) >> 12);
|
|
|
|
int segno = (map & 0x3ff);
|
|
|
|
switch (sp)
|
1999-04-16 09:35:26 +08:00
|
|
|
{
|
1999-11-17 10:31:06 +08:00
|
|
|
case 0: /* 00: Unified memory */
|
|
|
|
*phys = SIM_D10V_MEMORY_UNIFIED + (segno * DMAP_BLOCK_SIZE) + offset;
|
|
|
|
last_to = "unified";
|
|
|
|
break;
|
|
|
|
case 1: /* 01: Instruction Memory */
|
|
|
|
*phys = SIM_D10V_MEMORY_INSN + (segno * DMAP_BLOCK_SIZE) + offset;
|
|
|
|
last_to = "chip-insn";
|
|
|
|
break;
|
|
|
|
case 2: /* 10: Internal data memory */
|
|
|
|
*phys = SIM_D10V_MEMORY_DATA + (segno << 16) + (regno * DMAP_BLOCK_SIZE) + offset;
|
|
|
|
last_to = "chip-data";
|
|
|
|
break;
|
|
|
|
case 3: /* 11: Reserved */
|
|
|
|
return 0;
|
1999-04-16 09:35:26 +08:00
|
|
|
}
|
|
|
|
}
|
1999-11-17 10:31:06 +08:00
|
|
|
return nr_bytes;
|
|
|
|
}
|
1999-04-16 09:35:26 +08:00
|
|
|
|
1999-11-17 10:31:06 +08:00
|
|
|
/* Given a virtual address in the IMAP address space, translate it
|
|
|
|
into a physical address. */
|
1999-09-14 05:40:00 +08:00
|
|
|
|
1999-11-17 10:31:06 +08:00
|
|
|
unsigned long
|
|
|
|
sim_d10v_translate_imap_addr (unsigned long offset,
|
|
|
|
int nr_bytes,
|
|
|
|
unsigned long *phys,
|
2003-05-08 03:21:13 +08:00
|
|
|
void *regcache,
|
|
|
|
unsigned long (*imap_register) (void *regcache,
|
|
|
|
int reg_nr))
|
1999-11-17 10:31:06 +08:00
|
|
|
{
|
|
|
|
short map;
|
|
|
|
int regno;
|
|
|
|
int sp;
|
|
|
|
int segno;
|
|
|
|
last_from = "logical-insn";
|
|
|
|
if (offset >= (IMAP_BLOCK_SIZE * SIM_D10V_NR_IMAP_REGS))
|
|
|
|
{
|
|
|
|
/* Logical address outside of IMAP segments, not supported */
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
regno = (offset / IMAP_BLOCK_SIZE);
|
|
|
|
offset = (offset % IMAP_BLOCK_SIZE);
|
|
|
|
if (offset + nr_bytes > IMAP_BLOCK_SIZE)
|
|
|
|
{
|
|
|
|
/* Don't cross a BLOCK boundary */
|
|
|
|
nr_bytes = IMAP_BLOCK_SIZE - offset;
|
|
|
|
}
|
2003-05-08 03:21:13 +08:00
|
|
|
map = imap_register (regcache, regno);
|
1999-11-17 10:31:06 +08:00
|
|
|
sp = (map & 0x3000) >> 12;
|
|
|
|
segno = (map & 0x007f);
|
|
|
|
switch (sp)
|
|
|
|
{
|
|
|
|
case 0: /* 00: unified memory */
|
|
|
|
*phys = SIM_D10V_MEMORY_UNIFIED + (segno << 17) + offset;
|
|
|
|
last_to = "unified";
|
|
|
|
break;
|
|
|
|
case 1: /* 01: instruction memory */
|
|
|
|
*phys = SIM_D10V_MEMORY_INSN + (IMAP_BLOCK_SIZE * regno) + offset;
|
|
|
|
last_to = "chip-insn";
|
|
|
|
break;
|
|
|
|
case 2: /*10*/
|
|
|
|
/* Reserved. */
|
|
|
|
return 0;
|
|
|
|
case 3: /* 11: for testing - instruction memory */
|
|
|
|
offset = (offset % 0x800);
|
|
|
|
*phys = SIM_D10V_MEMORY_INSN + offset;
|
|
|
|
if (offset + nr_bytes > 0x800)
|
|
|
|
/* don't cross VM boundary */
|
|
|
|
nr_bytes = 0x800 - offset;
|
|
|
|
last_to = "test-insn";
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
return nr_bytes;
|
|
|
|
}
|
1999-09-14 05:40:00 +08:00
|
|
|
|
1999-11-17 10:31:06 +08:00
|
|
|
unsigned long
|
|
|
|
sim_d10v_translate_addr (unsigned long memaddr,
|
|
|
|
int nr_bytes,
|
|
|
|
unsigned long *targ_addr,
|
2003-05-08 03:21:13 +08:00
|
|
|
void *regcache,
|
|
|
|
unsigned long (*dmap_register) (void *regcache,
|
|
|
|
int reg_nr),
|
|
|
|
unsigned long (*imap_register) (void *regcache,
|
|
|
|
int reg_nr))
|
1999-11-17 10:31:06 +08:00
|
|
|
{
|
|
|
|
unsigned long phys;
|
|
|
|
unsigned long seg;
|
|
|
|
unsigned long off;
|
1999-09-14 05:40:00 +08:00
|
|
|
|
1999-11-17 10:31:06 +08:00
|
|
|
last_from = "unknown";
|
|
|
|
last_to = "unknown";
|
1999-09-14 05:40:00 +08:00
|
|
|
|
1999-11-17 10:31:06 +08:00
|
|
|
seg = (memaddr >> 24);
|
|
|
|
off = (memaddr & 0xffffffL);
|
1999-04-16 09:35:26 +08:00
|
|
|
|
1999-09-14 05:40:00 +08:00
|
|
|
/* However, if we've asked to use the previous generation of segment
|
|
|
|
mapping, rearrange the segments as follows. */
|
|
|
|
|
|
|
|
if (old_segment_mapping)
|
|
|
|
{
|
1999-11-17 10:31:06 +08:00
|
|
|
switch (seg)
|
1999-09-14 05:40:00 +08:00
|
|
|
{
|
|
|
|
case 0x00: /* DMAP translated memory */
|
1999-11-17 10:31:06 +08:00
|
|
|
seg = 0x10;
|
1999-09-14 05:40:00 +08:00
|
|
|
break;
|
|
|
|
case 0x01: /* IMAP translated memory */
|
1999-11-17 10:31:06 +08:00
|
|
|
seg = 0x11;
|
1999-09-14 05:40:00 +08:00
|
|
|
break;
|
|
|
|
case 0x10: /* On-chip data memory */
|
1999-11-17 10:31:06 +08:00
|
|
|
seg = 0x02;
|
1999-09-14 05:40:00 +08:00
|
|
|
break;
|
|
|
|
case 0x11: /* On-chip insn memory */
|
1999-11-17 10:31:06 +08:00
|
|
|
seg = 0x01;
|
1999-09-14 05:40:00 +08:00
|
|
|
break;
|
|
|
|
case 0x12: /* Unified memory */
|
1999-11-17 10:31:06 +08:00
|
|
|
seg = 0x00;
|
1999-09-14 05:40:00 +08:00
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
1999-11-17 10:31:06 +08:00
|
|
|
switch (seg)
|
1999-04-16 09:35:26 +08:00
|
|
|
{
|
1999-11-17 10:31:06 +08:00
|
|
|
case 0x00: /* Physical unified memory */
|
|
|
|
last_from = "phys-unified";
|
|
|
|
last_to = "unified";
|
|
|
|
phys = SIM_D10V_MEMORY_UNIFIED + off;
|
|
|
|
if ((off % SEGMENT_SIZE) + nr_bytes > SEGMENT_SIZE)
|
|
|
|
nr_bytes = SEGMENT_SIZE - (off % SEGMENT_SIZE);
|
|
|
|
break;
|
1999-04-16 09:35:26 +08:00
|
|
|
|
1999-11-17 10:31:06 +08:00
|
|
|
case 0x01: /* Physical instruction memory */
|
|
|
|
last_from = "phys-insn";
|
|
|
|
last_to = "chip-insn";
|
|
|
|
phys = SIM_D10V_MEMORY_INSN + off;
|
|
|
|
if ((off % SEGMENT_SIZE) + nr_bytes > SEGMENT_SIZE)
|
|
|
|
nr_bytes = SEGMENT_SIZE - (off % SEGMENT_SIZE);
|
|
|
|
break;
|
1999-04-16 09:35:26 +08:00
|
|
|
|
1999-11-17 10:31:06 +08:00
|
|
|
case 0x02: /* Physical data memory segment */
|
|
|
|
last_from = "phys-data";
|
|
|
|
last_to = "chip-data";
|
|
|
|
phys = SIM_D10V_MEMORY_DATA + off;
|
|
|
|
if ((off % SEGMENT_SIZE) + nr_bytes > SEGMENT_SIZE)
|
|
|
|
nr_bytes = SEGMENT_SIZE - (off % SEGMENT_SIZE);
|
|
|
|
break;
|
|
|
|
|
|
|
|
case 0x10: /* in logical data address segment */
|
2003-05-08 03:21:13 +08:00
|
|
|
nr_bytes = sim_d10v_translate_dmap_addr (off, nr_bytes, &phys, regcache,
|
1999-11-17 10:31:06 +08:00
|
|
|
dmap_register);
|
|
|
|
break;
|
|
|
|
|
|
|
|
case 0x11: /* in logical instruction address segment */
|
2003-05-08 03:21:13 +08:00
|
|
|
nr_bytes = sim_d10v_translate_imap_addr (off, nr_bytes, &phys, regcache,
|
1999-11-17 10:31:06 +08:00
|
|
|
imap_register);
|
|
|
|
break;
|
|
|
|
|
|
|
|
default:
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
*targ_addr = phys;
|
|
|
|
return nr_bytes;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Return a pointer into the raw buffer designated by phys_addr. It
|
|
|
|
is assumed that the client has already ensured that the access
|
|
|
|
isn't going to cross a segment boundary. */
|
|
|
|
|
|
|
|
uint8 *
|
|
|
|
map_memory (unsigned phys_addr)
|
|
|
|
{
|
|
|
|
uint8 **memory;
|
|
|
|
uint8 *raw;
|
|
|
|
unsigned offset;
|
|
|
|
int segment = ((phys_addr >> 24) & 0xff);
|
|
|
|
|
|
|
|
switch (segment)
|
|
|
|
{
|
|
|
|
|
|
|
|
case 0x00: /* Unified memory */
|
1999-04-16 09:35:26 +08:00
|
|
|
{
|
1999-11-17 10:31:06 +08:00
|
|
|
memory = &State.mem.unif[(phys_addr / SEGMENT_SIZE) % UMEM_SEGMENTS];
|
|
|
|
last_segname = "umem";
|
1999-04-16 09:35:26 +08:00
|
|
|
break;
|
|
|
|
}
|
1999-11-17 10:31:06 +08:00
|
|
|
|
1999-09-14 05:40:00 +08:00
|
|
|
case 0x01: /* On-chip insn memory */
|
1999-04-16 09:35:26 +08:00
|
|
|
{
|
1999-11-17 10:31:06 +08:00
|
|
|
memory = &State.mem.insn[(phys_addr / SEGMENT_SIZE) % IMEM_SEGMENTS];
|
|
|
|
last_segname = "imem";
|
1999-04-16 09:35:26 +08:00
|
|
|
break;
|
|
|
|
}
|
1999-11-17 10:31:06 +08:00
|
|
|
|
|
|
|
case 0x02: /* On-chip data memory */
|
1999-04-16 09:35:26 +08:00
|
|
|
{
|
1999-11-17 10:31:06 +08:00
|
|
|
if ((phys_addr & 0xff00) == 0xff00)
|
1999-04-16 09:35:26 +08:00
|
|
|
{
|
1999-11-17 10:31:06 +08:00
|
|
|
phys_addr = (phys_addr & 0xffff);
|
|
|
|
if (phys_addr == DMAP2_SHADDOW)
|
1999-04-16 09:35:26 +08:00
|
|
|
{
|
1999-11-17 10:31:06 +08:00
|
|
|
phys_addr = DMAP2_OFFSET;
|
|
|
|
last_segname = "dmap";
|
1999-04-16 09:35:26 +08:00
|
|
|
}
|
1999-11-17 10:31:06 +08:00
|
|
|
else
|
|
|
|
last_segname = "reg";
|
1999-04-16 09:35:26 +08:00
|
|
|
}
|
1999-11-17 10:31:06 +08:00
|
|
|
else
|
|
|
|
last_segname = "dmem";
|
|
|
|
memory = &State.mem.data[(phys_addr / SEGMENT_SIZE) % DMEM_SEGMENTS];
|
1999-04-16 09:35:26 +08:00
|
|
|
break;
|
|
|
|
}
|
1999-11-17 10:31:06 +08:00
|
|
|
|
1999-04-16 09:35:26 +08:00
|
|
|
default:
|
1999-11-17 10:31:06 +08:00
|
|
|
/* OOPS! */
|
|
|
|
last_segname = "scrap";
|
|
|
|
return State.mem.fault;
|
1999-04-16 09:35:26 +08:00
|
|
|
}
|
1999-11-17 10:31:06 +08:00
|
|
|
|
|
|
|
if (*memory == NULL)
|
1999-04-16 09:35:26 +08:00
|
|
|
{
|
1999-11-17 10:31:06 +08:00
|
|
|
*memory = calloc (1, SEGMENT_SIZE);
|
|
|
|
if (*memory == NULL)
|
|
|
|
{
|
|
|
|
(*d10v_callback->printf_filtered) (d10v_callback, "Malloc failed.\n");
|
|
|
|
return State.mem.fault;
|
|
|
|
}
|
1999-04-16 09:35:26 +08:00
|
|
|
}
|
1999-11-17 10:31:06 +08:00
|
|
|
|
|
|
|
offset = (phys_addr % SEGMENT_SIZE);
|
|
|
|
raw = *memory + offset;
|
|
|
|
return raw;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Transfer data to/from simulated memory. Since a bug in either the
|
|
|
|
simulated program or in gdb or the simulator itself may cause a
|
|
|
|
bogus address to be passed in, we need to do some sanity checking
|
|
|
|
on addresses to make sure they are within bounds. When an address
|
|
|
|
fails the bounds check, treat it as a zero length read/write rather
|
|
|
|
than aborting the entire run. */
|
|
|
|
|
|
|
|
static int
|
|
|
|
xfer_mem (SIM_ADDR virt,
|
|
|
|
unsigned char *buffer,
|
|
|
|
int size,
|
|
|
|
int write_p)
|
|
|
|
{
|
2003-06-22 21:38:28 +08:00
|
|
|
uint8 *memory;
|
|
|
|
unsigned long phys;
|
|
|
|
int phys_size;
|
|
|
|
phys_size = sim_d10v_translate_addr (virt, size, &phys, NULL,
|
|
|
|
dmap_register, imap_register);
|
|
|
|
if (phys_size == 0)
|
|
|
|
return 0;
|
1999-11-17 10:31:06 +08:00
|
|
|
|
2003-06-22 21:38:28 +08:00
|
|
|
memory = map_memory (phys);
|
1999-11-17 10:31:06 +08:00
|
|
|
|
|
|
|
#ifdef DEBUG
|
2003-06-22 21:38:28 +08:00
|
|
|
if ((d10v_debug & DEBUG_INSTRUCTION) != 0)
|
|
|
|
{
|
|
|
|
(*d10v_callback->printf_filtered)
|
|
|
|
(d10v_callback,
|
|
|
|
"sim_%s %d bytes: 0x%08lx (%s) -> 0x%08lx (%s) -> 0x%08lx (%s)\n",
|
1999-11-17 10:31:06 +08:00
|
|
|
(write_p ? "write" : "read"),
|
2003-06-22 21:38:28 +08:00
|
|
|
phys_size, virt, last_from,
|
|
|
|
phys, last_to,
|
|
|
|
(long) memory, last_segname);
|
|
|
|
}
|
1999-11-17 10:31:06 +08:00
|
|
|
#endif
|
|
|
|
|
2003-06-22 21:38:28 +08:00
|
|
|
if (write_p)
|
|
|
|
{
|
|
|
|
memcpy (memory, buffer, phys_size);
|
1999-04-16 09:35:26 +08:00
|
|
|
}
|
2003-06-22 21:38:28 +08:00
|
|
|
else
|
|
|
|
{
|
|
|
|
memcpy (buffer, memory, phys_size);
|
|
|
|
}
|
|
|
|
|
|
|
|
return phys_size;
|
1999-04-16 09:35:26 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
int
|
2015-03-30 13:38:59 +08:00
|
|
|
sim_write (SIM_DESC sd, SIM_ADDR addr, const unsigned char *buffer, int size)
|
1999-04-16 09:35:26 +08:00
|
|
|
{
|
|
|
|
/* FIXME: this should be performing a virtual transfer */
|
|
|
|
return xfer_mem( addr, buffer, size, 1);
|
|
|
|
}
|
|
|
|
|
|
|
|
int
|
2015-03-30 13:38:59 +08:00
|
|
|
sim_read (SIM_DESC sd, SIM_ADDR addr, unsigned char *buffer, int size)
|
1999-04-16 09:35:26 +08:00
|
|
|
{
|
|
|
|
/* FIXME: this should be performing a virtual transfer */
|
|
|
|
return xfer_mem( addr, buffer, size, 0);
|
|
|
|
}
|
|
|
|
|
2015-04-17 14:16:10 +08:00
|
|
|
static sim_cia
|
|
|
|
d10v_pc_get (sim_cpu *cpu)
|
|
|
|
{
|
|
|
|
return PC;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void
|
|
|
|
d10v_pc_set (sim_cpu *cpu, sim_cia pc)
|
|
|
|
{
|
|
|
|
SET_PC (pc);
|
|
|
|
}
|
|
|
|
|
2015-03-30 14:05:33 +08:00
|
|
|
static void
|
|
|
|
free_state (SIM_DESC sd)
|
|
|
|
{
|
|
|
|
if (STATE_MODULES (sd) != NULL)
|
|
|
|
sim_module_uninstall (sd);
|
|
|
|
sim_cpu_free_all (sd);
|
|
|
|
sim_state_free (sd);
|
|
|
|
}
|
|
|
|
|
|
|
|
SIM_DESC trace_sd = NULL;
|
1999-04-16 09:35:26 +08:00
|
|
|
|
|
|
|
SIM_DESC
|
2015-03-30 14:05:33 +08:00
|
|
|
sim_open (SIM_OPEN_KIND kind, host_callback *cb, struct bfd *abfd, char **argv)
|
1999-04-16 09:35:26 +08:00
|
|
|
{
|
|
|
|
struct simops *s;
|
|
|
|
struct hash_entry *h;
|
|
|
|
static int init_p = 0;
|
|
|
|
char **p;
|
2015-04-17 14:16:10 +08:00
|
|
|
int i;
|
2015-03-30 14:05:33 +08:00
|
|
|
SIM_DESC sd = sim_state_alloc (kind, cb);
|
|
|
|
SIM_ASSERT (STATE_MAGIC (sd) == SIM_MAGIC_NUMBER);
|
1999-04-16 09:35:26 +08:00
|
|
|
|
2015-03-30 14:05:33 +08:00
|
|
|
/* The cpu data is kept in a separately allocated chunk of memory. */
|
|
|
|
if (sim_cpu_alloc_all (sd, 1, /*cgen_cpu_max_extra_bytes ()*/0) != SIM_RC_OK)
|
|
|
|
{
|
|
|
|
free_state (sd);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (sim_pre_argv_init (sd, argv[0]) != SIM_RC_OK)
|
|
|
|
{
|
|
|
|
free_state (sd);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* getopt will print the error message so we just have to exit if this fails.
|
|
|
|
FIXME: Hmmm... in the case of gdb we need getopt to call
|
|
|
|
print_filtered. */
|
|
|
|
if (sim_parse_args (sd, argv) != SIM_RC_OK)
|
|
|
|
{
|
|
|
|
free_state (sd);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Check for/establish the a reference program image. */
|
|
|
|
if (sim_analyze_program (sd,
|
|
|
|
(STATE_PROG_ARGV (sd) != NULL
|
|
|
|
? *STATE_PROG_ARGV (sd)
|
|
|
|
: NULL), abfd) != SIM_RC_OK)
|
|
|
|
{
|
|
|
|
free_state (sd);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Configure/verify the target byte order and other runtime
|
|
|
|
configuration options. */
|
|
|
|
if (sim_config (sd) != SIM_RC_OK)
|
|
|
|
{
|
|
|
|
sim_module_uninstall (sd);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (sim_post_argv_init (sd) != SIM_RC_OK)
|
|
|
|
{
|
|
|
|
/* Uninstall the modules to avoid memory leaks,
|
|
|
|
file descriptor leaks, etc. */
|
|
|
|
sim_module_uninstall (sd);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2015-04-17 14:16:10 +08:00
|
|
|
/* CPU specific initialization. */
|
|
|
|
for (i = 0; i < MAX_NR_PROCESSORS; ++i)
|
|
|
|
{
|
|
|
|
SIM_CPU *cpu = STATE_CPU (sd, i);
|
|
|
|
|
|
|
|
CPU_PC_FETCH (cpu) = d10v_pc_get;
|
|
|
|
CPU_PC_STORE (cpu) = d10v_pc_set;
|
|
|
|
}
|
|
|
|
|
2015-03-30 14:05:33 +08:00
|
|
|
trace_sd = sd;
|
|
|
|
d10v_callback = cb;
|
1999-09-14 05:40:00 +08:00
|
|
|
old_segment_mapping = 0;
|
1999-04-16 09:35:26 +08:00
|
|
|
|
1999-11-17 10:31:06 +08:00
|
|
|
/* NOTE: This argument parsing is only effective when this function
|
|
|
|
is called by GDB. Standalone argument parsing is handled by
|
|
|
|
sim/common/run.c. */
|
1999-04-16 09:35:26 +08:00
|
|
|
for (p = argv + 1; *p; ++p)
|
|
|
|
{
|
1999-09-14 05:40:00 +08:00
|
|
|
if (strcmp (*p, "-oldseg") == 0)
|
|
|
|
old_segment_mapping = 1;
|
1999-04-16 09:35:26 +08:00
|
|
|
#ifdef DEBUG
|
1999-09-14 05:40:00 +08:00
|
|
|
else if (strcmp (*p, "-t") == 0)
|
1999-04-16 09:35:26 +08:00
|
|
|
d10v_debug = DEBUG;
|
1999-11-17 10:31:06 +08:00
|
|
|
else if (strncmp (*p, "-t", 2) == 0)
|
|
|
|
d10v_debug = atoi (*p + 2);
|
1999-04-16 09:35:26 +08:00
|
|
|
#endif
|
|
|
|
}
|
|
|
|
|
|
|
|
/* put all the opcodes in the hash table */
|
|
|
|
if (!init_p++)
|
|
|
|
{
|
|
|
|
for (s = Simops; s->func; s++)
|
|
|
|
{
|
|
|
|
h = &hash_table[hash(s->opcode,s->format)];
|
|
|
|
|
|
|
|
/* go to the last entry in the chain */
|
|
|
|
while (h->next)
|
|
|
|
h = h->next;
|
|
|
|
|
|
|
|
if (h->ops)
|
|
|
|
{
|
|
|
|
h->next = (struct hash_entry *) calloc(1,sizeof(struct hash_entry));
|
|
|
|
if (!h->next)
|
|
|
|
perror ("malloc failure");
|
|
|
|
|
|
|
|
h = h->next;
|
|
|
|
}
|
|
|
|
h->ops = s;
|
|
|
|
h->mask = s->mask;
|
|
|
|
h->opcode = s->opcode;
|
|
|
|
h->size = s->is_long;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/* reset the processor state */
|
1999-11-17 10:31:06 +08:00
|
|
|
if (!State.mem.data[0])
|
|
|
|
sim_size (1);
|
1999-04-16 09:35:26 +08:00
|
|
|
sim_create_inferior ((SIM_DESC) 1, NULL, NULL, NULL);
|
|
|
|
|
2015-03-30 14:05:33 +08:00
|
|
|
return sd;
|
1999-04-16 09:35:26 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
void
|
2015-03-30 13:38:59 +08:00
|
|
|
sim_close (SIM_DESC sd, int quitting)
|
1999-04-16 09:35:26 +08:00
|
|
|
{
|
2015-03-30 14:05:33 +08:00
|
|
|
/* Nothing to do. */
|
1999-04-16 09:35:26 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
uint8 *
|
1999-11-17 10:31:06 +08:00
|
|
|
dmem_addr (uint16 offset)
|
1999-04-16 09:35:26 +08:00
|
|
|
{
|
1999-11-17 10:31:06 +08:00
|
|
|
unsigned long phys;
|
|
|
|
uint8 *mem;
|
|
|
|
int phys_size;
|
1999-04-16 09:35:26 +08:00
|
|
|
|
1999-11-17 10:31:06 +08:00
|
|
|
/* Note: DMEM address range is 0..0x10000. Calling code can compute
|
|
|
|
things like ``0xfffe + 0x0e60 == 0x10e5d''. Since offset's type
|
|
|
|
is uint16 this is modulo'ed onto 0x0e5d. */
|
1999-04-16 09:35:26 +08:00
|
|
|
|
2003-05-08 03:21:13 +08:00
|
|
|
phys_size = sim_d10v_translate_dmap_addr (offset, 1, &phys, NULL,
|
1999-11-17 10:31:06 +08:00
|
|
|
dmap_register);
|
|
|
|
if (phys_size == 0)
|
1999-04-16 09:35:26 +08:00
|
|
|
{
|
1999-11-17 10:31:06 +08:00
|
|
|
mem = State.mem.fault;
|
1999-04-16 09:35:26 +08:00
|
|
|
}
|
1999-11-17 10:31:06 +08:00
|
|
|
else
|
|
|
|
mem = map_memory (phys);
|
1999-04-16 09:35:26 +08:00
|
|
|
#ifdef DEBUG
|
1999-11-17 10:31:06 +08:00
|
|
|
if ((d10v_debug & DEBUG_MEMORY))
|
|
|
|
{
|
|
|
|
(*d10v_callback->printf_filtered)
|
|
|
|
(d10v_callback,
|
|
|
|
"mem: 0x%08x (%s) -> 0x%08lx %d (%s) -> 0x%08lx (%s)\n",
|
|
|
|
offset, last_from,
|
|
|
|
phys, phys_size, last_to,
|
|
|
|
(long) mem, last_segname);
|
1999-04-16 09:35:26 +08:00
|
|
|
}
|
1999-11-17 10:31:06 +08:00
|
|
|
#endif
|
|
|
|
return mem;
|
1999-04-16 09:35:26 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
uint8 *
|
1999-11-17 10:31:06 +08:00
|
|
|
imem_addr (uint32 offset)
|
1999-04-16 09:35:26 +08:00
|
|
|
{
|
1999-11-17 10:31:06 +08:00
|
|
|
unsigned long phys;
|
|
|
|
uint8 *mem;
|
2003-05-08 03:21:13 +08:00
|
|
|
int phys_size = sim_d10v_translate_imap_addr (offset, 1, &phys, NULL,
|
|
|
|
imap_register);
|
1999-11-17 10:31:06 +08:00
|
|
|
if (phys_size == 0)
|
|
|
|
{
|
|
|
|
return State.mem.fault;
|
|
|
|
}
|
|
|
|
mem = map_memory (phys);
|
|
|
|
#ifdef DEBUG
|
|
|
|
if ((d10v_debug & DEBUG_MEMORY))
|
|
|
|
{
|
|
|
|
(*d10v_callback->printf_filtered)
|
|
|
|
(d10v_callback,
|
|
|
|
"mem: 0x%08x (%s) -> 0x%08lx %d (%s) -> 0x%08lx (%s)\n",
|
|
|
|
offset, last_from,
|
|
|
|
phys, phys_size, last_to,
|
|
|
|
(long) mem, last_segname);
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
return mem;
|
1999-04-16 09:35:26 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
static int stop_simulator = 0;
|
|
|
|
|
|
|
|
int
|
2015-03-30 13:38:59 +08:00
|
|
|
sim_stop (SIM_DESC sd)
|
1999-04-16 09:35:26 +08:00
|
|
|
{
|
|
|
|
stop_simulator = 1;
|
|
|
|
return 1;
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
/* Run (or resume) the program. */
|
|
|
|
void
|
2015-03-30 13:38:59 +08:00
|
|
|
sim_resume (SIM_DESC sd, int step, int siggnal)
|
1999-04-16 09:35:26 +08:00
|
|
|
{
|
|
|
|
uint32 inst;
|
|
|
|
uint8 *iaddr;
|
|
|
|
|
|
|
|
/* (*d10v_callback->printf_filtered) (d10v_callback, "sim_resume (%d,%d) PC=0x%x\n",step,siggnal,PC); */
|
|
|
|
State.exception = 0;
|
|
|
|
if (step)
|
|
|
|
sim_stop (sd);
|
|
|
|
|
2000-02-09 13:08:42 +08:00
|
|
|
switch (siggnal)
|
|
|
|
{
|
|
|
|
case 0:
|
|
|
|
break;
|
2015-04-03 08:15:43 +08:00
|
|
|
case GDB_SIGNAL_BUS:
|
2000-02-09 13:08:42 +08:00
|
|
|
SET_BPC (PC);
|
|
|
|
SET_BPSW (PSW);
|
|
|
|
SET_HW_PSW ((PSW & (PSW_F0_BIT | PSW_F1_BIT | PSW_C_BIT)));
|
|
|
|
JMP (AE_VECTOR_START);
|
|
|
|
SLOT_FLUSH ();
|
|
|
|
break;
|
2015-04-03 08:15:43 +08:00
|
|
|
case GDB_SIGNAL_ILL:
|
2000-04-18 15:55:35 +08:00
|
|
|
SET_BPC (PC);
|
|
|
|
SET_BPSW (PSW);
|
|
|
|
SET_HW_PSW ((PSW & (PSW_F0_BIT | PSW_F1_BIT | PSW_C_BIT)));
|
|
|
|
JMP (RIE_VECTOR_START);
|
|
|
|
SLOT_FLUSH ();
|
|
|
|
break;
|
2000-02-09 13:08:42 +08:00
|
|
|
default:
|
|
|
|
/* just ignore it */
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
1999-04-16 09:35:26 +08:00
|
|
|
do
|
|
|
|
{
|
|
|
|
iaddr = imem_addr ((uint32)PC << 2);
|
1999-11-17 10:31:06 +08:00
|
|
|
if (iaddr == State.mem.fault)
|
1999-04-16 09:35:26 +08:00
|
|
|
{
|
2015-04-03 08:15:43 +08:00
|
|
|
State.exception = GDB_SIGNAL_BUS;
|
1999-04-16 09:35:26 +08:00
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
inst = get_longword( iaddr );
|
|
|
|
|
|
|
|
State.pc_changed = 0;
|
|
|
|
ins_type_counters[ (int)INS_CYCLES ]++;
|
|
|
|
|
|
|
|
switch (inst & 0xC0000000)
|
|
|
|
{
|
|
|
|
case 0xC0000000:
|
|
|
|
/* long instruction */
|
|
|
|
do_long (inst & 0x3FFFFFFF);
|
|
|
|
break;
|
|
|
|
case 0x80000000:
|
|
|
|
/* R -> L */
|
|
|
|
do_2_short ( inst & 0x7FFF, (inst & 0x3FFF8000) >> 15, RIGHT_FIRST);
|
|
|
|
break;
|
|
|
|
case 0x40000000:
|
|
|
|
/* L -> R */
|
|
|
|
do_2_short ((inst & 0x3FFF8000) >> 15, inst & 0x7FFF, LEFT_FIRST);
|
|
|
|
break;
|
|
|
|
case 0:
|
|
|
|
do_parallel ((inst & 0x3FFF8000) >> 15, inst & 0x7FFF);
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* If the PC of the current instruction matches RPT_E then
|
|
|
|
schedule a branch to the loop start. If one of those
|
|
|
|
instructions happens to be a branch, than that instruction
|
|
|
|
will be ignored */
|
|
|
|
if (!State.pc_changed)
|
|
|
|
{
|
|
|
|
if (PSW_RP && PC == RPT_E)
|
|
|
|
{
|
|
|
|
/* Note: The behavour of a branch instruction at RPT_E
|
|
|
|
is implementation dependant, this simulator takes the
|
|
|
|
branch. Branching to RPT_E is valid, the instruction
|
|
|
|
must be executed before the loop is taken. */
|
|
|
|
if (RPT_C == 1)
|
|
|
|
{
|
|
|
|
SET_PSW_RP (0);
|
|
|
|
SET_RPT_C (0);
|
|
|
|
SET_PC (PC + 1);
|
|
|
|
}
|
|
|
|
else
|
|
|
|
{
|
|
|
|
SET_RPT_C (RPT_C - 1);
|
|
|
|
SET_PC (RPT_S);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
else
|
|
|
|
SET_PC (PC + 1);
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Check for a breakpoint trap on this instruction. This
|
|
|
|
overrides any pending branches or loops */
|
|
|
|
if (PSW_DB && PC == IBA)
|
|
|
|
{
|
|
|
|
SET_BPC (PC);
|
|
|
|
SET_BPSW (PSW);
|
|
|
|
SET_PSW (PSW & PSW_SM_BIT);
|
|
|
|
SET_PC (SDBT_VECTOR_START);
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Writeback all the DATA / PC changes */
|
|
|
|
SLOT_FLUSH ();
|
|
|
|
}
|
|
|
|
while ( !State.exception && !stop_simulator);
|
|
|
|
|
|
|
|
if (step && !State.exception)
|
2015-04-03 08:15:43 +08:00
|
|
|
State.exception = GDB_SIGNAL_TRAP;
|
1999-04-16 09:35:26 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
void
|
2015-03-30 13:38:59 +08:00
|
|
|
sim_info (SIM_DESC sd, int verbose)
|
1999-04-16 09:35:26 +08:00
|
|
|
{
|
|
|
|
char buf1[40];
|
|
|
|
char buf2[40];
|
|
|
|
char buf3[40];
|
|
|
|
char buf4[40];
|
|
|
|
char buf5[40];
|
|
|
|
unsigned long left = ins_type_counters[ (int)INS_LEFT ] + ins_type_counters[ (int)INS_LEFT_COND_EXE ];
|
|
|
|
unsigned long left_nops = ins_type_counters[ (int)INS_LEFT_NOPS ];
|
|
|
|
unsigned long left_parallel = ins_type_counters[ (int)INS_LEFT_PARALLEL ];
|
|
|
|
unsigned long left_cond = ins_type_counters[ (int)INS_LEFT_COND_TEST ];
|
|
|
|
unsigned long left_total = left + left_parallel + left_cond + left_nops;
|
|
|
|
|
|
|
|
unsigned long right = ins_type_counters[ (int)INS_RIGHT ] + ins_type_counters[ (int)INS_RIGHT_COND_EXE ];
|
|
|
|
unsigned long right_nops = ins_type_counters[ (int)INS_RIGHT_NOPS ];
|
|
|
|
unsigned long right_parallel = ins_type_counters[ (int)INS_RIGHT_PARALLEL ];
|
|
|
|
unsigned long right_cond = ins_type_counters[ (int)INS_RIGHT_COND_TEST ];
|
|
|
|
unsigned long right_total = right + right_parallel + right_cond + right_nops;
|
|
|
|
|
|
|
|
unsigned long unknown = ins_type_counters[ (int)INS_UNKNOWN ];
|
|
|
|
unsigned long ins_long = ins_type_counters[ (int)INS_LONG ];
|
|
|
|
unsigned long parallel = ins_type_counters[ (int)INS_PARALLEL ];
|
|
|
|
unsigned long leftright = ins_type_counters[ (int)INS_LEFTRIGHT ];
|
|
|
|
unsigned long rightleft = ins_type_counters[ (int)INS_RIGHTLEFT ];
|
|
|
|
unsigned long cond_true = ins_type_counters[ (int)INS_COND_TRUE ];
|
|
|
|
unsigned long cond_false = ins_type_counters[ (int)INS_COND_FALSE ];
|
|
|
|
unsigned long cond_jump = ins_type_counters[ (int)INS_COND_JUMP ];
|
|
|
|
unsigned long cycles = ins_type_counters[ (int)INS_CYCLES ];
|
|
|
|
unsigned long total = (unknown + left_total + right_total + ins_long);
|
|
|
|
|
|
|
|
int size = strlen (add_commas (buf1, sizeof (buf1), total));
|
|
|
|
int parallel_size = strlen (add_commas (buf1, sizeof (buf1),
|
|
|
|
(left_parallel > right_parallel) ? left_parallel : right_parallel));
|
|
|
|
int cond_size = strlen (add_commas (buf1, sizeof (buf1), (left_cond > right_cond) ? left_cond : right_cond));
|
|
|
|
int nop_size = strlen (add_commas (buf1, sizeof (buf1), (left_nops > right_nops) ? left_nops : right_nops));
|
|
|
|
int normal_size = strlen (add_commas (buf1, sizeof (buf1), (left > right) ? left : right));
|
|
|
|
|
|
|
|
(*d10v_callback->printf_filtered) (d10v_callback,
|
|
|
|
"executed %*s left instruction(s), %*s normal, %*s parallel, %*s EXExxx, %*s nops\n",
|
|
|
|
size, add_commas (buf1, sizeof (buf1), left_total),
|
|
|
|
normal_size, add_commas (buf2, sizeof (buf2), left),
|
|
|
|
parallel_size, add_commas (buf3, sizeof (buf3), left_parallel),
|
|
|
|
cond_size, add_commas (buf4, sizeof (buf4), left_cond),
|
|
|
|
nop_size, add_commas (buf5, sizeof (buf5), left_nops));
|
|
|
|
|
|
|
|
(*d10v_callback->printf_filtered) (d10v_callback,
|
|
|
|
"executed %*s right instruction(s), %*s normal, %*s parallel, %*s EXExxx, %*s nops\n",
|
|
|
|
size, add_commas (buf1, sizeof (buf1), right_total),
|
|
|
|
normal_size, add_commas (buf2, sizeof (buf2), right),
|
|
|
|
parallel_size, add_commas (buf3, sizeof (buf3), right_parallel),
|
|
|
|
cond_size, add_commas (buf4, sizeof (buf4), right_cond),
|
|
|
|
nop_size, add_commas (buf5, sizeof (buf5), right_nops));
|
|
|
|
|
|
|
|
if (ins_long)
|
|
|
|
(*d10v_callback->printf_filtered) (d10v_callback,
|
|
|
|
"executed %*s long instruction(s)\n",
|
|
|
|
size, add_commas (buf1, sizeof (buf1), ins_long));
|
|
|
|
|
|
|
|
if (parallel)
|
|
|
|
(*d10v_callback->printf_filtered) (d10v_callback,
|
|
|
|
"executed %*s parallel instruction(s)\n",
|
|
|
|
size, add_commas (buf1, sizeof (buf1), parallel));
|
|
|
|
|
|
|
|
if (leftright)
|
|
|
|
(*d10v_callback->printf_filtered) (d10v_callback,
|
|
|
|
"executed %*s instruction(s) encoded L->R\n",
|
|
|
|
size, add_commas (buf1, sizeof (buf1), leftright));
|
|
|
|
|
|
|
|
if (rightleft)
|
|
|
|
(*d10v_callback->printf_filtered) (d10v_callback,
|
|
|
|
"executed %*s instruction(s) encoded R->L\n",
|
|
|
|
size, add_commas (buf1, sizeof (buf1), rightleft));
|
|
|
|
|
|
|
|
if (unknown)
|
|
|
|
(*d10v_callback->printf_filtered) (d10v_callback,
|
|
|
|
"executed %*s unknown instruction(s)\n",
|
|
|
|
size, add_commas (buf1, sizeof (buf1), unknown));
|
|
|
|
|
|
|
|
if (cond_true)
|
|
|
|
(*d10v_callback->printf_filtered) (d10v_callback,
|
|
|
|
"executed %*s instruction(s) due to EXExxx condition being true\n",
|
|
|
|
size, add_commas (buf1, sizeof (buf1), cond_true));
|
|
|
|
|
|
|
|
if (cond_false)
|
|
|
|
(*d10v_callback->printf_filtered) (d10v_callback,
|
|
|
|
"skipped %*s instruction(s) due to EXExxx condition being false\n",
|
|
|
|
size, add_commas (buf1, sizeof (buf1), cond_false));
|
|
|
|
|
|
|
|
if (cond_jump)
|
|
|
|
(*d10v_callback->printf_filtered) (d10v_callback,
|
|
|
|
"skipped %*s instruction(s) due to conditional branch succeeding\n",
|
|
|
|
size, add_commas (buf1, sizeof (buf1), cond_jump));
|
|
|
|
|
|
|
|
(*d10v_callback->printf_filtered) (d10v_callback,
|
|
|
|
"executed %*s cycle(s)\n",
|
|
|
|
size, add_commas (buf1, sizeof (buf1), cycles));
|
|
|
|
|
|
|
|
(*d10v_callback->printf_filtered) (d10v_callback,
|
|
|
|
"executed %*s total instructions\n",
|
|
|
|
size, add_commas (buf1, sizeof (buf1), total));
|
|
|
|
}
|
|
|
|
|
|
|
|
SIM_RC
|
2015-03-30 13:38:59 +08:00
|
|
|
sim_create_inferior (SIM_DESC sd, struct bfd *abfd, char **argv, char **env)
|
1999-04-16 09:35:26 +08:00
|
|
|
{
|
|
|
|
bfd_vma start_address;
|
|
|
|
|
|
|
|
/* reset all state information */
|
2015-03-30 13:38:59 +08:00
|
|
|
memset (&State.regs, 0, (uintptr_t)&State.mem - (uintptr_t)&State.regs);
|
1999-04-16 09:35:26 +08:00
|
|
|
|
2002-05-28 23:49:52 +08:00
|
|
|
/* There was a hack here to copy the values of argc and argv into r0
|
|
|
|
and r1. The values were also saved into some high memory that
|
|
|
|
won't be overwritten by the stack (0x7C00). The reason for doing
|
|
|
|
this was to allow the 'run' program to accept arguments. Without
|
|
|
|
the hack, this is not possible anymore. If the simulator is run
|
|
|
|
from the debugger, arguments cannot be passed in, so this makes
|
|
|
|
no difference. */
|
|
|
|
|
1999-04-16 09:35:26 +08:00
|
|
|
/* set PC */
|
|
|
|
if (abfd != NULL)
|
|
|
|
start_address = bfd_get_start_address (abfd);
|
|
|
|
else
|
|
|
|
start_address = 0xffc0 << 2;
|
|
|
|
#ifdef DEBUG
|
|
|
|
if (d10v_debug)
|
|
|
|
(*d10v_callback->printf_filtered) (d10v_callback, "sim_create_inferior: PC=0x%lx\n", (long) start_address);
|
|
|
|
#endif
|
|
|
|
SET_CREG (PC_CR, start_address >> 2);
|
|
|
|
|
1999-11-17 10:31:06 +08:00
|
|
|
/* cpu resets imap0 to 0 and imap1 to 0x7f, but D10V-EVA board
|
|
|
|
initializes imap0 and imap1 to 0x1000 as part of its ROM
|
|
|
|
initialization. */
|
1999-09-14 05:40:00 +08:00
|
|
|
if (old_segment_mapping)
|
1999-04-16 09:35:26 +08:00
|
|
|
{
|
1999-11-17 10:31:06 +08:00
|
|
|
/* External memory startup. This is the HARD reset state. */
|
|
|
|
set_imap_register (0, 0x0000);
|
|
|
|
set_imap_register (1, 0x007f);
|
|
|
|
set_dmap_register (0, 0x2000);
|
|
|
|
set_dmap_register (1, 0x2000);
|
|
|
|
set_dmap_register (2, 0x0000); /* Old DMAP */
|
|
|
|
set_dmap_register (3, 0x0000);
|
1999-04-16 09:35:26 +08:00
|
|
|
}
|
|
|
|
else
|
|
|
|
{
|
1999-11-17 10:31:06 +08:00
|
|
|
/* Internal memory startup. This is the ROM intialized state. */
|
|
|
|
set_imap_register (0, 0x1000);
|
|
|
|
set_imap_register (1, 0x1000);
|
|
|
|
set_dmap_register (0, 0x2000);
|
|
|
|
set_dmap_register (1, 0x2000);
|
2000-05-03 17:26:07 +08:00
|
|
|
set_dmap_register (2, 0x2000); /* DMAP2 initial internal value is
|
|
|
|
0x2000 on the new board. */
|
1999-11-17 10:31:06 +08:00
|
|
|
set_dmap_register (3, 0x0000);
|
1999-04-16 09:35:26 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
SLOT_FLUSH ();
|
|
|
|
return SIM_RC_OK;
|
|
|
|
}
|
|
|
|
|
|
|
|
void
|
2015-03-30 13:38:59 +08:00
|
|
|
sim_stop_reason (SIM_DESC sd, enum sim_stop *reason, int *sigrc)
|
1999-04-16 09:35:26 +08:00
|
|
|
{
|
|
|
|
/* (*d10v_callback->printf_filtered) (d10v_callback, "sim_stop_reason: PC=0x%x\n",PC<<2); */
|
|
|
|
|
|
|
|
switch (State.exception)
|
|
|
|
{
|
|
|
|
case SIG_D10V_STOP: /* stop instruction */
|
|
|
|
*reason = sim_exited;
|
|
|
|
*sigrc = 0;
|
|
|
|
break;
|
|
|
|
|
|
|
|
case SIG_D10V_EXIT: /* exit trap */
|
|
|
|
*reason = sim_exited;
|
|
|
|
*sigrc = GPR (0);
|
|
|
|
break;
|
|
|
|
|
2000-02-09 13:08:42 +08:00
|
|
|
case SIG_D10V_BUS:
|
|
|
|
*reason = sim_stopped;
|
2012-05-25 00:51:47 +08:00
|
|
|
*sigrc = GDB_SIGNAL_BUS;
|
2000-02-09 13:08:42 +08:00
|
|
|
break;
|
|
|
|
|
1999-04-16 09:35:26 +08:00
|
|
|
default: /* some signal */
|
|
|
|
*reason = sim_stopped;
|
|
|
|
if (stop_simulator && !State.exception)
|
2012-05-25 00:51:47 +08:00
|
|
|
*sigrc = GDB_SIGNAL_INT;
|
1999-04-16 09:35:26 +08:00
|
|
|
else
|
|
|
|
*sigrc = State.exception;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
stop_simulator = 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
int
|
2015-03-30 13:38:59 +08:00
|
|
|
sim_fetch_register (SIM_DESC sd, int rn, unsigned char *memory, int length)
|
1999-04-16 09:35:26 +08:00
|
|
|
{
|
1999-11-17 10:31:06 +08:00
|
|
|
int size;
|
2002-06-09 06:19:56 +08:00
|
|
|
switch ((enum sim_d10v_regs) rn)
|
1999-11-17 10:31:06 +08:00
|
|
|
{
|
2002-06-02 02:15:43 +08:00
|
|
|
case SIM_D10V_R0_REGNUM:
|
|
|
|
case SIM_D10V_R1_REGNUM:
|
|
|
|
case SIM_D10V_R2_REGNUM:
|
|
|
|
case SIM_D10V_R3_REGNUM:
|
|
|
|
case SIM_D10V_R4_REGNUM:
|
|
|
|
case SIM_D10V_R5_REGNUM:
|
|
|
|
case SIM_D10V_R6_REGNUM:
|
|
|
|
case SIM_D10V_R7_REGNUM:
|
|
|
|
case SIM_D10V_R8_REGNUM:
|
|
|
|
case SIM_D10V_R9_REGNUM:
|
|
|
|
case SIM_D10V_R10_REGNUM:
|
|
|
|
case SIM_D10V_R11_REGNUM:
|
|
|
|
case SIM_D10V_R12_REGNUM:
|
|
|
|
case SIM_D10V_R13_REGNUM:
|
|
|
|
case SIM_D10V_R14_REGNUM:
|
|
|
|
case SIM_D10V_R15_REGNUM:
|
1999-11-17 10:31:06 +08:00
|
|
|
WRITE_16 (memory, GPR (rn - SIM_D10V_R0_REGNUM));
|
|
|
|
size = 2;
|
2002-06-02 02:15:43 +08:00
|
|
|
break;
|
|
|
|
case SIM_D10V_CR0_REGNUM:
|
|
|
|
case SIM_D10V_CR1_REGNUM:
|
|
|
|
case SIM_D10V_CR2_REGNUM:
|
|
|
|
case SIM_D10V_CR3_REGNUM:
|
|
|
|
case SIM_D10V_CR4_REGNUM:
|
|
|
|
case SIM_D10V_CR5_REGNUM:
|
|
|
|
case SIM_D10V_CR6_REGNUM:
|
|
|
|
case SIM_D10V_CR7_REGNUM:
|
|
|
|
case SIM_D10V_CR8_REGNUM:
|
|
|
|
case SIM_D10V_CR9_REGNUM:
|
|
|
|
case SIM_D10V_CR10_REGNUM:
|
|
|
|
case SIM_D10V_CR11_REGNUM:
|
|
|
|
case SIM_D10V_CR12_REGNUM:
|
|
|
|
case SIM_D10V_CR13_REGNUM:
|
|
|
|
case SIM_D10V_CR14_REGNUM:
|
|
|
|
case SIM_D10V_CR15_REGNUM:
|
1999-11-17 10:31:06 +08:00
|
|
|
WRITE_16 (memory, CREG (rn - SIM_D10V_CR0_REGNUM));
|
|
|
|
size = 2;
|
2002-06-02 02:15:43 +08:00
|
|
|
break;
|
|
|
|
case SIM_D10V_A0_REGNUM:
|
|
|
|
case SIM_D10V_A1_REGNUM:
|
1999-11-17 10:31:06 +08:00
|
|
|
WRITE_64 (memory, ACC (rn - SIM_D10V_A0_REGNUM));
|
|
|
|
size = 8;
|
2002-06-02 02:15:43 +08:00
|
|
|
break;
|
|
|
|
case SIM_D10V_SPI_REGNUM:
|
1999-11-17 10:31:06 +08:00
|
|
|
/* PSW_SM indicates that the current SP is the USER
|
|
|
|
stack-pointer. */
|
|
|
|
WRITE_16 (memory, spi_register ());
|
|
|
|
size = 2;
|
2002-06-02 02:15:43 +08:00
|
|
|
break;
|
|
|
|
case SIM_D10V_SPU_REGNUM:
|
1999-11-17 10:31:06 +08:00
|
|
|
/* PSW_SM indicates that the current SP is the USER
|
|
|
|
stack-pointer. */
|
|
|
|
WRITE_16 (memory, spu_register ());
|
|
|
|
size = 2;
|
2002-06-02 02:15:43 +08:00
|
|
|
break;
|
|
|
|
case SIM_D10V_IMAP0_REGNUM:
|
|
|
|
case SIM_D10V_IMAP1_REGNUM:
|
2003-05-08 03:21:13 +08:00
|
|
|
WRITE_16 (memory, imap_register (NULL, rn - SIM_D10V_IMAP0_REGNUM));
|
1999-11-17 10:31:06 +08:00
|
|
|
size = 2;
|
2002-06-02 02:15:43 +08:00
|
|
|
break;
|
|
|
|
case SIM_D10V_DMAP0_REGNUM:
|
|
|
|
case SIM_D10V_DMAP1_REGNUM:
|
|
|
|
case SIM_D10V_DMAP2_REGNUM:
|
|
|
|
case SIM_D10V_DMAP3_REGNUM:
|
2003-05-08 03:21:13 +08:00
|
|
|
WRITE_16 (memory, dmap_register (NULL, rn - SIM_D10V_DMAP0_REGNUM));
|
1999-11-17 10:31:06 +08:00
|
|
|
size = 2;
|
2002-06-02 02:15:43 +08:00
|
|
|
break;
|
|
|
|
case SIM_D10V_TS2_DMAP_REGNUM:
|
|
|
|
size = 0;
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
size = 0;
|
|
|
|
break;
|
1999-11-17 10:31:06 +08:00
|
|
|
}
|
|
|
|
return size;
|
1999-04-16 09:35:26 +08:00
|
|
|
}
|
|
|
|
|
|
|
|
int
|
2015-03-30 13:38:59 +08:00
|
|
|
sim_store_register (SIM_DESC sd, int rn, unsigned char *memory, int length)
|
1999-04-16 09:35:26 +08:00
|
|
|
{
|
1999-11-17 10:31:06 +08:00
|
|
|
int size;
|
2002-06-09 06:19:56 +08:00
|
|
|
switch ((enum sim_d10v_regs) rn)
|
1999-11-17 10:31:06 +08:00
|
|
|
{
|
2002-06-02 02:15:43 +08:00
|
|
|
case SIM_D10V_R0_REGNUM:
|
|
|
|
case SIM_D10V_R1_REGNUM:
|
|
|
|
case SIM_D10V_R2_REGNUM:
|
|
|
|
case SIM_D10V_R3_REGNUM:
|
|
|
|
case SIM_D10V_R4_REGNUM:
|
|
|
|
case SIM_D10V_R5_REGNUM:
|
|
|
|
case SIM_D10V_R6_REGNUM:
|
|
|
|
case SIM_D10V_R7_REGNUM:
|
|
|
|
case SIM_D10V_R8_REGNUM:
|
|
|
|
case SIM_D10V_R9_REGNUM:
|
|
|
|
case SIM_D10V_R10_REGNUM:
|
|
|
|
case SIM_D10V_R11_REGNUM:
|
|
|
|
case SIM_D10V_R12_REGNUM:
|
|
|
|
case SIM_D10V_R13_REGNUM:
|
|
|
|
case SIM_D10V_R14_REGNUM:
|
|
|
|
case SIM_D10V_R15_REGNUM:
|
1999-11-17 10:31:06 +08:00
|
|
|
SET_GPR (rn - SIM_D10V_R0_REGNUM, READ_16 (memory));
|
|
|
|
size = 2;
|
2002-06-02 02:15:43 +08:00
|
|
|
break;
|
|
|
|
case SIM_D10V_CR0_REGNUM:
|
|
|
|
case SIM_D10V_CR1_REGNUM:
|
|
|
|
case SIM_D10V_CR2_REGNUM:
|
|
|
|
case SIM_D10V_CR3_REGNUM:
|
|
|
|
case SIM_D10V_CR4_REGNUM:
|
|
|
|
case SIM_D10V_CR5_REGNUM:
|
|
|
|
case SIM_D10V_CR6_REGNUM:
|
|
|
|
case SIM_D10V_CR7_REGNUM:
|
|
|
|
case SIM_D10V_CR8_REGNUM:
|
|
|
|
case SIM_D10V_CR9_REGNUM:
|
|
|
|
case SIM_D10V_CR10_REGNUM:
|
|
|
|
case SIM_D10V_CR11_REGNUM:
|
|
|
|
case SIM_D10V_CR12_REGNUM:
|
|
|
|
case SIM_D10V_CR13_REGNUM:
|
|
|
|
case SIM_D10V_CR14_REGNUM:
|
|
|
|
case SIM_D10V_CR15_REGNUM:
|
1999-11-17 10:31:06 +08:00
|
|
|
SET_CREG (rn - SIM_D10V_CR0_REGNUM, READ_16 (memory));
|
|
|
|
size = 2;
|
2002-06-02 02:15:43 +08:00
|
|
|
break;
|
|
|
|
case SIM_D10V_A0_REGNUM:
|
|
|
|
case SIM_D10V_A1_REGNUM:
|
1999-11-17 10:31:06 +08:00
|
|
|
SET_ACC (rn - SIM_D10V_A0_REGNUM, READ_64 (memory) & MASK40);
|
|
|
|
size = 8;
|
2002-06-02 02:15:43 +08:00
|
|
|
break;
|
|
|
|
case SIM_D10V_SPI_REGNUM:
|
1999-11-17 10:31:06 +08:00
|
|
|
/* PSW_SM indicates that the current SP is the USER
|
|
|
|
stack-pointer. */
|
|
|
|
set_spi_register (READ_16 (memory));
|
|
|
|
size = 2;
|
2002-06-02 02:15:43 +08:00
|
|
|
break;
|
|
|
|
case SIM_D10V_SPU_REGNUM:
|
1999-11-17 10:31:06 +08:00
|
|
|
set_spu_register (READ_16 (memory));
|
|
|
|
size = 2;
|
2002-06-02 02:15:43 +08:00
|
|
|
break;
|
|
|
|
case SIM_D10V_IMAP0_REGNUM:
|
|
|
|
case SIM_D10V_IMAP1_REGNUM:
|
1999-11-17 10:31:06 +08:00
|
|
|
set_imap_register (rn - SIM_D10V_IMAP0_REGNUM, READ_16(memory));
|
|
|
|
size = 2;
|
2002-06-02 02:15:43 +08:00
|
|
|
break;
|
|
|
|
case SIM_D10V_DMAP0_REGNUM:
|
|
|
|
case SIM_D10V_DMAP1_REGNUM:
|
|
|
|
case SIM_D10V_DMAP2_REGNUM:
|
|
|
|
case SIM_D10V_DMAP3_REGNUM:
|
1999-11-17 10:31:06 +08:00
|
|
|
set_dmap_register (rn - SIM_D10V_DMAP0_REGNUM, READ_16(memory));
|
|
|
|
size = 2;
|
2002-06-02 02:15:43 +08:00
|
|
|
break;
|
|
|
|
case SIM_D10V_TS2_DMAP_REGNUM:
|
|
|
|
size = 0;
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
size = 0;
|
|
|
|
break;
|
1999-11-17 10:31:06 +08:00
|
|
|
}
|
1999-04-16 09:35:26 +08:00
|
|
|
SLOT_FLUSH ();
|
1999-11-17 10:31:06 +08:00
|
|
|
return size;
|
1999-04-16 09:35:26 +08:00
|
|
|
}
|