2019-12-20 12:07:44 +08:00
|
|
|
|
2019-12-20 Alan Modra <amodra@gmail.com>
|
|
|
|
|
|
|
|
|
|
* or1k-ibld.c: Regenerate.
|
|
|
|
|
|
ubsan: hppa: left shift of negative value
bfd/
* libhppa.h (hppa_field_adjust, bfd_hppa_insn2fmt): Delete forward
declaration. Move ATTRIBUTE_UNUSED to definition.
(sign_extend, low_sign_extend, sign_unext, low_sign_unext),
(re_assemble_3, re_assemble_12, re_assemble_14, re_assemble_16),
(re_assemble_17, re_assemble_21, re_assemble_22): Likewise. Make
args and return value unsigned. Use unsigned variables.
(hppa_rebuild_insn): Similarly.
opcodes/
* hppa-dis.c (extract_16, extract_21, print_insn_hppa): Use
unsigned variables.
2019-12-20 09:44:19 +08:00
|
|
|
|
2019-12-20 Alan Modra <amodra@gmail.com>
|
|
|
|
|
|
|
|
|
|
* hppa-dis.c (extract_16, extract_21, print_insn_hppa): Use
|
|
|
|
|
unsigned variables.
|
|
|
|
|
|
2019-12-20 08:26:29 +08:00
|
|
|
|
2019-12-20 Alan Modra <amodra@gmail.com>
|
|
|
|
|
|
|
|
|
|
* m68hc11-dis.c (read_memory): Delete forward decls.
|
|
|
|
|
(print_indexed_operand, print_insn): Likewise.
|
|
|
|
|
(print_indexed_operand): Formatting. Don't rely on short being
|
|
|
|
|
exactly 16 bits, make sign extension explicit.
|
|
|
|
|
(print_insn): Likewise. Avoid signed overflow.
|
|
|
|
|
|
2019-12-19 13:08:39 +08:00
|
|
|
|
2019-12-19 Alan Modra <amodra@gmail.com>
|
|
|
|
|
|
|
|
|
|
* vax-dis.c (print_insn_mode): Stop index mode recursion.
|
|
|
|
|
|
2019-12-19 08:14:50 +08:00
|
|
|
|
2019-12-19 Dr N.W. Filardo <nwf20@cam.ac.uk>
|
|
|
|
|
|
|
|
|
|
PR 25277
|
|
|
|
|
* microblaze-opcm.h (enum microblaze_instr): Prefix fadd, fmul and
|
|
|
|
|
fdiv with "mbi_".
|
|
|
|
|
* microblaze-opc.h (opcodes): Adjust to suit.
|
|
|
|
|
|
2019-12-18 13:07:44 +08:00
|
|
|
|
2019-12-18 Alan Modra <amodra@gmail.com>
|
|
|
|
|
|
|
|
|
|
* alpha-opc.c (OP): Avoid signed overflow.
|
|
|
|
|
* arm-dis.c (print_insn): Likewise.
|
|
|
|
|
* mcore-dis.c (print_insn_mcore): Likewise.
|
|
|
|
|
* pj-dis.c (get_int): Likewise.
|
|
|
|
|
* ppc-opc.c (EBD15, EBD15BI): Likewise.
|
|
|
|
|
* score7-dis.c (s7_print_insn): Likewise.
|
|
|
|
|
* tic30-dis.c (print_insn_tic30): Likewise.
|
|
|
|
|
* v850-opc.c (insert_SELID): Likewise.
|
|
|
|
|
* vax-dis.c (print_insn_vax): Likewise.
|
|
|
|
|
* arc-ext.c (create_map): Likewise.
|
|
|
|
|
(struct ExtAuxRegister): Make "address" field unsigned int.
|
|
|
|
|
(arcExtMap_auxRegName): Pass unsigned address.
|
|
|
|
|
(dump_ARC_extmap): Adjust.
|
|
|
|
|
* arc-ext.h (arcExtMap_auxRegName): Update prototype.
|
|
|
|
|
|
2019-12-17 20:41:02 +08:00
|
|
|
|
2019-12-17 Alan Modra <amodra@gmail.com>
|
|
|
|
|
|
|
|
|
|
* visium-dis.c (print_insn_visium): Avoid signed overflow.
|
|
|
|
|
|
2019-12-17 20:18:48 +08:00
|
|
|
|
2019-12-17 Alan Modra <amodra@gmail.com>
|
|
|
|
|
|
|
|
|
|
* aarch64-opc.c (value_fit_signed_field_p): Avoid signed overflow.
|
|
|
|
|
(value_fit_unsigned_field_p): Likewise.
|
|
|
|
|
(aarch64_wide_constant_p): Likewise.
|
|
|
|
|
(operand_general_constraint_met_p): Likewise.
|
|
|
|
|
* aarch64-opc.h (aarch64_wide_constant_p): Update prototype.
|
|
|
|
|
|
2019-12-17 19:48:57 +08:00
|
|
|
|
2019-12-17 Alan Modra <amodra@gmail.com>
|
|
|
|
|
|
|
|
|
|
* nds32-dis.c (nds32_mask_opcode): Avoid signed overflow.
|
|
|
|
|
(print_insn_nds32): Use uint64_t for "given" and "given1".
|
|
|
|
|
|
2019-12-17 11:53:55 +08:00
|
|
|
|
2019-12-17 Alan Modra <amodra@gmail.com>
|
|
|
|
|
|
|
|
|
|
* tic80-dis.c: Delete file.
|
|
|
|
|
* tic80-opc.c: Delete file.
|
|
|
|
|
* disassemble.c: Remove tic80 support.
|
|
|
|
|
* disassemble.h: Likewise.
|
|
|
|
|
* Makefile.am: Likewise.
|
|
|
|
|
* configure.ac: Likewise.
|
|
|
|
|
* Makefile.in: Regenerate.
|
|
|
|
|
* configure: Regenerate.
|
|
|
|
|
* po/POTFILES.in: Regenerate.
|
|
|
|
|
|
2019-12-17 11:56:39 +08:00
|
|
|
|
2019-12-17 Alan Modra <amodra@gmail.com>
|
|
|
|
|
|
|
|
|
|
* bpf-ibld.c: Regenerate.
|
|
|
|
|
|
2019-12-16 14:28:30 +08:00
|
|
|
|
2019-12-16 Alan Modra <amodra@gmail.com>
|
|
|
|
|
|
|
|
|
|
* aarch64-dis.c (sign_extend): Return uint64_t. Rewrite without
|
|
|
|
|
conditional.
|
|
|
|
|
(aarch64_ext_imm): Avoid signed overflow.
|
|
|
|
|
|
2019-12-16 07:29:23 +08:00
|
|
|
|
2019-12-16 Alan Modra <amodra@gmail.com>
|
|
|
|
|
|
|
|
|
|
* microblaze-dis.c (read_insn_microblaze): Avoid signed overflow.
|
|
|
|
|
|
2019-12-16 07:28:52 +08:00
|
|
|
|
2019-12-16 Alan Modra <amodra@gmail.com>
|
|
|
|
|
|
|
|
|
|
* nios2-dis.c (nios2_print_insn_arg): Avoid signed overflow
|
|
|
|
|
|
2019-12-16 07:30:07 +08:00
|
|
|
|
2019-12-16 Alan Modra <amodra@gmail.com>
|
|
|
|
|
|
|
|
|
|
* xstormy16-ibld.c: Regenerate.
|
|
|
|
|
|
2019-12-16 07:30:39 +08:00
|
|
|
|
2019-12-16 Alan Modra <amodra@gmail.com>
|
|
|
|
|
|
|
|
|
|
* score-dis.c (print_insn_score16): Move rpush/rpop imm field
|
|
|
|
|
value adjustment so that it doesn't affect reg field too.
|
|
|
|
|
|
ubsan: crx: left shift cannot be represented in type 'int'
The ubsan complaint is fixed by the SBM change, with similar possible
complaints fixed by the EXTRACT change. The rest is just cleanup.
include/
* opcode/crx.h (inst <match>): Make unsigned int.
opcodes/
* crx-dis.c (EXTRACT, SBM): Avoid signed overflow.
(get_number_of_operands, getargtype, getbits, getregname),
(getcopregname, getprocregname, gettrapstring, getcinvstring),
(getregliststring, get_word_at_PC, get_words_at_PC, build_mask),
(powerof2, match_opcode, make_instruction, print_arguments),
(print_arg): Delete forward declarations, moving static to..
(getregname, getcopregname, getregliststring): ..these definitions.
(build_mask): Return unsigned int mask.
(match_opcode): Use unsigned int vars.
2019-12-16 07:28:09 +08:00
|
|
|
|
2019-12-16 Alan Modra <amodra@gmail.com>
|
|
|
|
|
|
|
|
|
|
* crx-dis.c (EXTRACT, SBM): Avoid signed overflow.
|
|
|
|
|
(get_number_of_operands, getargtype, getbits, getregname),
|
|
|
|
|
(getcopregname, getprocregname, gettrapstring, getcinvstring),
|
|
|
|
|
(getregliststring, get_word_at_PC, get_words_at_PC, build_mask),
|
|
|
|
|
(powerof2, match_opcode, make_instruction, print_arguments),
|
|
|
|
|
(print_arg): Delete forward declarations, moving static to..
|
|
|
|
|
(getregname, getcopregname, getregliststring): ..these definitions.
|
|
|
|
|
(build_mask): Return unsigned int mask.
|
|
|
|
|
(match_opcode): Use unsigned int vars.
|
|
|
|
|
|
2019-12-16 08:01:34 +08:00
|
|
|
|
2019-12-16 Alan Modra <amodra@gmail.com>
|
|
|
|
|
|
|
|
|
|
* bfin-dis.c (fmtconst, fmtconst_val): Avoid signed overflow.
|
|
|
|
|
|
2019-12-16 07:05:30 +08:00
|
|
|
|
2019-12-16 Alan Modra <amodra@gmail.com>
|
|
|
|
|
|
|
|
|
|
* nds32-dis.c (print_insn16, print_insn32): Remove forward decls.
|
|
|
|
|
(struct objdump_disasm_info): Delete.
|
|
|
|
|
(nds32_parse_audio_ext, nds32_parse_opcode): Cast result of
|
|
|
|
|
N32_IMMS to unsigned before shifting left.
|
|
|
|
|
|
2019-12-16 07:27:22 +08:00
|
|
|
|
2019-12-16 Alan Modra <amodra@gmail.com>
|
|
|
|
|
|
|
|
|
|
* moxie-dis.c (INST2OFFSET): Don't left shift a signed value.
|
|
|
|
|
(print_insn_moxie): Remove unnecessary cast.
|
|
|
|
|
|
2019-12-12 14:14:24 +08:00
|
|
|
|
2019-12-12 Alan Modra <amodra@gmail.com>
|
|
|
|
|
|
|
|
|
|
* csky-dis.c (csky_chars_to_number): Remove abort and unnecessary
|
|
|
|
|
mask.
|
|
|
|
|
|
2019-12-11 14:15:14 +08:00
|
|
|
|
2019-12-11 Alan Modra <amodra@gmail.com>
|
|
|
|
|
|
|
|
|
|
* arc-dis.c (BITS): Don't truncate high bits with shifts.
|
|
|
|
|
* nios2-dis.c (nios2_print_insn_arg): Don't sign extend with shifts.
|
|
|
|
|
* tic54x-dis.c (print_instruction): Likewise.
|
|
|
|
|
* tilegx-opc.c (parse_insn_tilegx): Likewise.
|
|
|
|
|
* tilepro-opc.c (parse_insn_tilepro): Likewise.
|
|
|
|
|
* visium-dis.c (disassem_class0): Likewise.
|
|
|
|
|
* pdp11-dis.c (sign_extend): Likewise.
|
|
|
|
|
(SIGN_BITS): Delete.
|
|
|
|
|
* epiphany-ibld.c: Regenerate.
|
|
|
|
|
* lm32-ibld.c: Regenerate.
|
|
|
|
|
* m32c-ibld.c: Regenerate.
|
|
|
|
|
|
2019-12-11 10:41:07 +08:00
|
|
|
|
2019-12-11 Alan Modra <amodra@gmail.com>
|
|
|
|
|
|
|
|
|
|
* ns32k-dis.c (sign_extend): Correct last patch.
|
|
|
|
|
|
2019-12-11 06:27:45 +08:00
|
|
|
|
2019-12-11 Alan Modra <amodra@gmail.com>
|
|
|
|
|
|
|
|
|
|
* vax-dis.c (NEXTLONG): Avoid signed overflow.
|
|
|
|
|
|
2019-12-11 06:23:50 +08:00
|
|
|
|
2019-12-11 Alan Modra <amodra@gmail.com>
|
|
|
|
|
|
|
|
|
|
* v850-dis.c (get_operand_value): Use unsigned arithmetic. Don't
|
|
|
|
|
sign extend using shifts.
|
|
|
|
|
|
2019-12-11 06:22:22 +08:00
|
|
|
|
2019-12-11 Alan Modra <amodra@gmail.com>
|
|
|
|
|
|
|
|
|
|
* tic6x-dis.c (tic6x_extract_32): Avoid signed overflow.
|
|
|
|
|
|
2019-12-11 06:17:35 +08:00
|
|
|
|
2019-12-11 Alan Modra <amodra@gmail.com>
|
|
|
|
|
|
|
|
|
|
* tic4x-dis.c (tic4x_print_register): Formatting. Don't segfault
|
|
|
|
|
on NULL registertable entry.
|
|
|
|
|
(tic4x_hash_opcode): Use unsigned arithmetic.
|
|
|
|
|
|
2019-12-11 06:07:53 +08:00
|
|
|
|
2019-12-11 Alan Modra <amodra@gmail.com>
|
|
|
|
|
|
|
|
|
|
* s12z-opc.c (z_decode_signed_value): Avoid signed overflow.
|
|
|
|
|
|
2019-12-11 06:04:57 +08:00
|
|
|
|
2019-12-11 Alan Modra <amodra@gmail.com>
|
|
|
|
|
|
|
|
|
|
* ns32k-dis.c (bit_extract): Use unsigned arithmetic.
|
|
|
|
|
(bit_extract_simple, sign_extend): Likewise.
|
|
|
|
|
|
2019-12-11 06:02:18 +08:00
|
|
|
|
2019-12-11 Alan Modra <amodra@gmail.com>
|
|
|
|
|
|
|
|
|
|
* nios2-dis.c (nios2_print_insn_arg): Use 1u << 31.
|
|
|
|
|
|
2019-12-11 05:56:58 +08:00
|
|
|
|
2019-12-11 Alan Modra <amodra@gmail.com>
|
|
|
|
|
|
|
|
|
|
* moxie-dis.c (INST2OFFSET): Don't sign extend using shifts.
|
|
|
|
|
|
2019-12-11 05:53:33 +08:00
|
|
|
|
2019-12-11 Alan Modra <amodra@gmail.com>
|
|
|
|
|
|
|
|
|
|
* m68k-dis.c (COERCE32): Cast value first.
|
|
|
|
|
(NEXTLONG, NEXTULONG): Avoid signed overflow.
|
|
|
|
|
|
2019-12-10 21:23:57 +08:00
|
|
|
|
2019-12-11 Alan Modra <amodra@gmail.com>
|
|
|
|
|
|
|
|
|
|
* h8300-dis.c (extract_immediate): Avoid signed overflow.
|
|
|
|
|
(bfd_h8_disassemble): Likewise.
|
|
|
|
|
|
2019-12-10 21:20:02 +08:00
|
|
|
|
2019-12-11 Alan Modra <amodra@gmail.com>
|
|
|
|
|
|
|
|
|
|
* d30v-dis.c (print_insn): Make opind unsigned. Don't access
|
|
|
|
|
past end of operands array.
|
|
|
|
|
|
2019-12-10 21:07:03 +08:00
|
|
|
|
2019-12-11 Alan Modra <amodra@gmail.com>
|
|
|
|
|
|
|
|
|
|
* csky-dis.c (csky_chars_to_number): Rewrite. Avoid signed
|
|
|
|
|
overflow when collecting bytes of a number.
|
|
|
|
|
|
2019-12-10 20:52:10 +08:00
|
|
|
|
2019-12-11 Alan Modra <amodra@gmail.com>
|
|
|
|
|
|
|
|
|
|
* cris-dis.c (print_with_operands): Avoid signed integer
|
|
|
|
|
overflow when collecting bytes of a 32-bit integer.
|
|
|
|
|
|
2019-12-10 20:32:37 +08:00
|
|
|
|
2019-12-11 Alan Modra <amodra@gmail.com>
|
|
|
|
|
|
|
|
|
|
* cr16-dis.c (EXTRACT, SBM): Rewrite.
|
|
|
|
|
(cr16_match_opcode): Delete duplicate bcond test.
|
|
|
|
|
|
2019-12-10 20:02:06 +08:00
|
|
|
|
2019-12-11 Alan Modra <amodra@gmail.com>
|
|
|
|
|
|
|
|
|
|
* bfin-dis.c (HOST_LONG_WORD_SIZE, XFIELD): Delete.
|
|
|
|
|
(SIGNBIT): New.
|
|
|
|
|
(MASKBITS, SIGNEXTEND): Rewrite.
|
|
|
|
|
(fmtconst): Don't use ? expression now that SIGNEXTEND uses
|
|
|
|
|
unsigned arithmetic, instead assign result of SIGNEXTEND back
|
|
|
|
|
to x.
|
|
|
|
|
(fmtconst_val): Use 1u in shift expression.
|
|
|
|
|
|
2019-12-10 16:39:47 +08:00
|
|
|
|
2019-12-11 Alan Modra <amodra@gmail.com>
|
|
|
|
|
|
|
|
|
|
* arc-dis.c (find_format_from_table): Use ull constant when
|
|
|
|
|
shifting by up to 32.
|
|
|
|
|
|
2019-12-10 16:34:37 +08:00
|
|
|
|
2019-12-11 Alan Modra <amodra@gmail.com>
|
|
|
|
|
|
|
|
|
|
PR 25270
|
|
|
|
|
* aarch64-dis.c (aarch64_decode_variant_using_iclass): Return
|
|
|
|
|
false when field is zero for sve_size_tsz_bhs.
|
|
|
|
|
|
2019-12-10 15:36:09 +08:00
|
|
|
|
2019-12-11 Alan Modra <amodra@gmail.com>
|
|
|
|
|
|
|
|
|
|
* epiphany-ibld.c: Regenerate.
|
|
|
|
|
|
2019-12-09 18:04:49 +08:00
|
|
|
|
2019-12-10 Alan Modra <amodra@gmail.com>
|
|
|
|
|
|
|
|
|
|
PR 24960
|
|
|
|
|
* disassemble.c (disassemble_free_target): New function.
|
|
|
|
|
|
2019-12-09 20:16:26 +08:00
|
|
|
|
2019-12-10 Alan Modra <amodra@gmail.com>
|
|
|
|
|
|
|
|
|
|
* cgen-dis.in (print_insn_@arch@): Replace insn_sets with private_data.
|
|
|
|
|
* disassemble.c (disassemble_init_for_target): Likewise.
|
|
|
|
|
* bpf-dis.c: Regenerate.
|
|
|
|
|
* epiphany-dis.c: Regenerate.
|
|
|
|
|
* fr30-dis.c: Regenerate.
|
|
|
|
|
* frv-dis.c: Regenerate.
|
|
|
|
|
* ip2k-dis.c: Regenerate.
|
|
|
|
|
* iq2000-dis.c: Regenerate.
|
|
|
|
|
* lm32-dis.c: Regenerate.
|
|
|
|
|
* m32c-dis.c: Regenerate.
|
|
|
|
|
* m32r-dis.c: Regenerate.
|
|
|
|
|
* mep-dis.c: Regenerate.
|
|
|
|
|
* mt-dis.c: Regenerate.
|
|
|
|
|
* or1k-dis.c: Regenerate.
|
|
|
|
|
* xc16x-dis.c: Regenerate.
|
|
|
|
|
* xstormy16-dis.c: Regenerate.
|
|
|
|
|
|
2019-12-09 20:27:15 +08:00
|
|
|
|
2019-12-10 Alan Modra <amodra@gmail.com>
|
|
|
|
|
|
|
|
|
|
* ppc-dis.c (private): Delete variable.
|
|
|
|
|
(get_powerpc_dialect): Don't segfault on NULL info->private_data.
|
|
|
|
|
(powerpc_init_dialect): Don't use global private.
|
|
|
|
|
|
2019-12-07 13:34:33 +08:00
|
|
|
|
2019-12-10 Alan Modra <amodra@gmail.com>
|
|
|
|
|
|
|
|
|
|
* s12z-opc.c: Formatting.
|
|
|
|
|
|
2019-12-07 08:55:52 +08:00
|
|
|
|
2019-12-08 Alan Modra <amodra@gmail.com>
|
|
|
|
|
|
|
|
|
|
* s12z-opc.c (exg_sex_discrim): Don't leak memory on invalid
|
|
|
|
|
registers.
|
|
|
|
|
|
2019-12-05 15:44:22 +08:00
|
|
|
|
2019-12-05 Jan Beulich <jbeulich@suse.com>
|
|
|
|
|
|
|
|
|
|
* aarch64-tbl.h (aarch64_feature_crypto,
|
|
|
|
|
aarch64_feature_crypto_v8_2, CRYPTO, CRYPTO_V8_2, CRYP_INSN,
|
|
|
|
|
CRYPTO_V8_2_INSN): Delete.
|
|
|
|
|
|
2019-12-05 12:12:44 +08:00
|
|
|
|
2019-12-05 Alan Modra <amodra@gmail.com>
|
|
|
|
|
|
|
|
|
|
PR 25249
|
|
|
|
|
* microblaze-dis.c (NUM_STRBUFS, STRBUF_SIZE): Define.
|
|
|
|
|
(struct string_buf): New.
|
|
|
|
|
(strbuf): New function.
|
|
|
|
|
(get_field): Use strbuf rather than strdup of local temp.
|
|
|
|
|
(get_field_imm, get_field_imm5, get_field_imm5_mbar): Likewise.
|
|
|
|
|
(get_field_rfsl, get_field_imm15): Likewise.
|
|
|
|
|
(get_field_rd, get_field_r1, get_field_r2): Update macros.
|
|
|
|
|
(get_field_special): Likewise. Don't strcpy spr. Formatting.
|
|
|
|
|
(print_insn_microblaze): Formatting. Init and pass string_buf to
|
|
|
|
|
get_field functions.
|
|
|
|
|
|
2019-12-04 17:45:17 +08:00
|
|
|
|
2019-12-04 Jan Beulich <jbeulich@suse.com>
|
|
|
|
|
|
|
|
|
|
* i386-opc.tbl (lfs, lgs, lss): Drop No_qSuf.
|
|
|
|
|
* i386-tbl.h: Re-generate.
|
|
|
|
|
|
2019-12-04 17:41:43 +08:00
|
|
|
|
2019-12-04 Jan Beulich <jbeulich@suse.com>
|
|
|
|
|
|
|
|
|
|
* i386-dis.c (mod_table): Use Ev instead of Em for movdiri.
|
|
|
|
|
|
2019-12-04 17:40:02 +08:00
|
|
|
|
2019-12-04 Jan Beulich <jbeulich@suse.com>
|
|
|
|
|
|
|
|
|
|
* i386-opc.tbl (push, pop): Drop DefaultSize from GPR-only
|
|
|
|
|
forms.
|
|
|
|
|
(xbegin): Drop DefaultSize.
|
|
|
|
|
* i386-tbl.h: Re-generate.
|
|
|
|
|
|
Arm: Change CRC from fpu feature to archititectural extension
This patch changes the CRC extension to use the core feature bits instead
of the coproc/fpu feature bits.
CRC is not an fpu feature and it causes issues with the new fpu reset
patch (f439988037a589de3798f44e7268301adaec21a9). CRC can be set using
the '.arch_extension' directive, which sets bits in the coproc bitfield. When
a '.fpu' directive is encountered, the CRC feature bit gets removed and
there is no way to set it back using '.fpu'.
With this patch, CRC will be marked in the feature core bits, which prevents
it from getting removed when setting/changing the fpu options.
gas/ChangeLog:
* config/tc-arm.c (arm_ext_crc): New.
(crc_ext_armv8): Remove.
(insns): Rename crc_ext_armv8 to arm_ext_crc.
(arm_cpus): Replace CRC_EXT_ARMV8 with ARM_EXT2_CRC.
(armv8a_ext_table, armv8r_ext_table,
arm_option_extension_value_table): Redefine the crc
extension in terms of ARM_EXT2_CRC.
* gas/testsuite/gas/arm/crc-ext.s: New.
* gas/testsuite/gas/arm/crc-ext.d: New.
include/ChangeLog:
* opcode/arm.h (ARM_EXT2_CRC): New extension feature
to replace CRC_EXT_ARMV8.
(CRC_EXT_ARMV8): Remove and mark bit as unused.
(ARM_ARCH_V8A_CRC, ARM_ARCH_V8_1A, ARM_ARCH_V8_2A,
ARM_ARCH_V8_3A, ARM_ARCH_V8_4A, ARM_ARCH_V8_5A,
ARM_ARCH_V8_6A): Redefine using ARM_EXT2_CRC instead of
CRC_EXT_ARMV8.
opcodes/ChangeLog:
* opcodes/arm-dis.c (arm_opcodes, thumb32_opcodes):
Change the coproc CRC conditions to use the extension
feature set, second word, base on ARM_EXT2_CRC.
2019-11-22 21:44:17 +08:00
|
|
|
|
2019-11-22 Mihail Ionescu <mihail.ionescu@arm.com>
|
|
|
|
|
|
|
|
|
|
* opcodes/arm-dis.c (arm_opcodes, thumb32_opcodes):
|
|
|
|
|
Change the coproc CRC conditions to use the extension
|
|
|
|
|
feature set, second word, base on ARM_EXT2_CRC.
|
|
|
|
|
|
2019-11-14 15:48:22 +08:00
|
|
|
|
2019-11-14 Jan Beulich <jbeulich@suse.com>
|
|
|
|
|
|
|
|
|
|
* i386-opc.tbl (syscall, sysret): Drop Cpu64 forms.
|
|
|
|
|
* i386-tbl.h: Re-generate.
|
|
|
|
|
|
2019-11-14 15:47:44 +08:00
|
|
|
|
2019-11-14 Jan Beulich <jbeulich@suse.com>
|
|
|
|
|
|
|
|
|
|
* i386-gen.c (opcode_modifiers): Remove JumpDword, JumpByte,
|
|
|
|
|
JumpInterSegment, and JumpAbsolute entries.
|
|
|
|
|
* i386-opc.h (JUMP, JUMP_DWORD, JUMP_BYTE, JUMP_INTERSEGMENT,
|
|
|
|
|
JUMP_ABSOLUTE): Define.
|
|
|
|
|
(struct i386_opcode_modifier): Extend jump field to 3 bits.
|
|
|
|
|
Remove jumpdword, jumpbyte, jumpintersegment, and jumpabsolute
|
|
|
|
|
fields.
|
|
|
|
|
* i386-opc.tbl (JumpByte, JumpDword, JumpAbsolute,
|
|
|
|
|
JumpInterSegment): Define.
|
|
|
|
|
* i386-tbl.h: Re-generate.
|
|
|
|
|
|
2019-11-14 15:47:03 +08:00
|
|
|
|
2019-11-14 Jan Beulich <jbeulich@suse.com>
|
|
|
|
|
|
|
|
|
|
* i386-gen.c (operand_type_init): Remove
|
|
|
|
|
OPERAND_TYPE_JUMPABSOLUTE entry.
|
|
|
|
|
(opcode_modifiers): Add JumpAbsolute entry.
|
|
|
|
|
(operand_types): Remove JumpAbsolute entry.
|
|
|
|
|
* i386-opc.h (JumpAbsolute): Move between enums.
|
|
|
|
|
(struct i386_opcode_modifier): Add jumpabsolute field.
|
|
|
|
|
(union i386_operand_type): Remove jumpabsolute field.
|
|
|
|
|
* i386-opc.tbl (call, lcall, jmp, ljmp): Move JumpAbsolute.
|
|
|
|
|
* i386-init.h, i386-tbl.h: Re-generate.
|
|
|
|
|
|
2019-11-14 15:46:19 +08:00
|
|
|
|
2019-11-14 Jan Beulich <jbeulich@suse.com>
|
|
|
|
|
|
|
|
|
|
* i386-gen.c (opcode_modifiers): Add AnySize entry.
|
|
|
|
|
(operand_types): Remove AnySize entry.
|
|
|
|
|
* i386-opc.h (AnySize): Move between enums.
|
|
|
|
|
(struct i386_opcode_modifier): Add anysize field.
|
|
|
|
|
(OTUnused): Un-comment.
|
|
|
|
|
(union i386_operand_type): Remove anysize field.
|
|
|
|
|
* i386-opc.tbl (lea, invlpg, clflush, prefetchnta, prefetcht0,
|
|
|
|
|
prefetcht1, prefetcht2, prefetchtw, bndmk, bndcl, bndcu, bndcn,
|
|
|
|
|
bndstx, bndldx, prefetchwt1, clflushopt, clwb, cldemote): Move
|
|
|
|
|
AnySize.
|
|
|
|
|
* i386-tbl.h: Re-generate.
|
|
|
|
|
|
2019-11-13 08:13:00 +08:00
|
|
|
|
2019-11-12 Nelson Chu <nelson.chu@sifive.com>
|
|
|
|
|
|
|
|
|
|
* riscv-opc.c (riscv_insn_types): Replace the INSN_CLASS_I with
|
|
|
|
|
INSN_CLASS_F and the INSN_CLASS_C with INSN_CLASS_F_AND_C if we
|
|
|
|
|
use the floating point register (FPR).
|
|
|
|
|
|
2019-11-12 21:55:37 +08:00
|
|
|
|
2019-11-12 Mihail Ionescu <mihail.ionescu@arm.com>
|
|
|
|
|
|
|
|
|
|
* opcodes/arm-dis.c (mve_opcodes): Enable VMOV imm to vec with
|
|
|
|
|
cmode 1101.
|
|
|
|
|
(is_mve_encoding_conflict): Update cmode conflict checks for
|
|
|
|
|
MVE_VMVN_IMM.
|
|
|
|
|
|
2019-11-12 16:09:31 +08:00
|
|
|
|
2019-11-12 Jan Beulich <jbeulich@suse.com>
|
|
|
|
|
|
|
|
|
|
* i386-gen.c (operand_type_init): Remove OPERAND_TYPE_ESSEG
|
|
|
|
|
entry.
|
|
|
|
|
(operand_types): Remove EsSeg entry.
|
|
|
|
|
(main): Replace stale use of OTMax.
|
|
|
|
|
* i386-opc.h (IS_STRING_ES_OP0, IS_STRING_ES_OP1): Define.
|
|
|
|
|
(struct i386_opcode_modifier): Expand isstring field to 2 bits.
|
|
|
|
|
(EsSeg): Delete.
|
|
|
|
|
(OTUnused): Comment out.
|
|
|
|
|
(union i386_operand_type): Remove esseg field.
|
|
|
|
|
* i386-opc.tbl (IsStringEsOp0, IsStringEsOp1): Define.
|
|
|
|
|
(cmps, scmp, scas, ssca, cmpsd): Add IsStringEsOp0.
|
|
|
|
|
(ins, movs, smov, movsd): Add IsStringEsOpOp1.
|
|
|
|
|
(stos, ssto): Add IsStringEsOp0/IsStringEsOpOp1.
|
|
|
|
|
* i386-init.h, i386-tbl.h: Re-generate.
|
|
|
|
|
|
2019-11-12 16:08:32 +08:00
|
|
|
|
2019-11-12 Jan Beulich <jbeulich@suse.com>
|
|
|
|
|
|
|
|
|
|
* i386-gen.c (operand_instances): Add RegB entry.
|
|
|
|
|
* i386-opc.h (enum operand_instance): Add RegB.
|
|
|
|
|
* i386-opc.tbl (RegC, RegD, RegB): Define.
|
|
|
|
|
(Acc, ShiftCount, InOutPortReg): Adjust definitions.
|
|
|
|
|
(monitor, mwait, invlpga, skinit, vmload, vmrun, vmsave, clzero,
|
|
|
|
|
monitorx, mwaitx): Drop ImmExt and convert encodings
|
|
|
|
|
accordingly.
|
|
|
|
|
* i386-reg.tbl (ecx, rcx): Add Instance=RegC.
|
|
|
|
|
(edx, rdx): Add Instance=RegD.
|
|
|
|
|
(ebx, rbx): Add Instance=RegB.
|
|
|
|
|
* i386-tbl.h: Re-generate.
|
|
|
|
|
|
2019-11-12 16:07:34 +08:00
|
|
|
|
2019-11-12 Jan Beulich <jbeulich@suse.com>
|
|
|
|
|
|
|
|
|
|
* i386-gen.c (operand_type_init): Adjust
|
|
|
|
|
OPERAND_TYPE_INOUTPORTREG, OPERAND_TYPE_SHIFTCOUNT,
|
|
|
|
|
OPERAND_TYPE_FLOATACC, OPERAND_TYPE_ACC8, OPERAND_TYPE_ACC16,
|
|
|
|
|
OPERAND_TYPE_ACC32, and OPERAND_TYPE_ACC64 entries.
|
|
|
|
|
(operand_instances): New.
|
|
|
|
|
(operand_types): Drop InOutPortReg, ShiftCount, and Acc entries.
|
|
|
|
|
(output_operand_type): New parameter "instance". Process it.
|
|
|
|
|
(process_i386_operand_type): New local variable "instance".
|
|
|
|
|
(main): Adjust static assertions.
|
|
|
|
|
* i386-opc.h (INSTANCE_WIDTH): Define.
|
|
|
|
|
(enum operand_instance): New.
|
|
|
|
|
(Acc, InOutPortReg, ShiftCount): Replace by ClassInstance.
|
|
|
|
|
(union i386_operand_type): Replace acc, inoutportreg, and
|
|
|
|
|
shiftcount by instance.
|
|
|
|
|
* i386-opc.tbl (Acc, InOutPortReg, ShiftCount): Define.
|
|
|
|
|
* i386-reg.tbl (st, al, cl, ax, dx, eax, rax, xmm0, st(0)):
|
|
|
|
|
Add Instance=.
|
|
|
|
|
* i386-init.h, i386-tbl.h: Re-generate.
|
|
|
|
|
|
2019-11-11 20:28:35 +08:00
|
|
|
|
2019-11-11 Jan Beulich <jbeulich@suse.com>
|
|
|
|
|
|
|
|
|
|
* aarch64-tbl.h (aarch64_opcode_table): Switch SVE2's
|
|
|
|
|
smaxp/sminp entries' "tied_operand" field to 2.
|
|
|
|
|
|
2019-11-11 20:27:47 +08:00
|
|
|
|
2019-11-11 Jan Beulich <jbeulich@suse.com>
|
|
|
|
|
|
|
|
|
|
* aarch64-opc.c (operand_general_constraint_met_p): Replace
|
|
|
|
|
"index" local variable by that of the already existing "num".
|
|
|
|
|
|
2019-11-09 01:31:06 +08:00
|
|
|
|
2019-11-08 H.J. Lu <hongjiu.lu@intel.com>
|
|
|
|
|
|
|
|
|
|
PR gas/25167
|
|
|
|
|
* i386-opc.tbl: Remove IgnoreSize from cmpsd and movsd.
|
|
|
|
|
* i386-tbl.h: Regenerated.
|
|
|
|
|
|
2019-11-08 16:06:24 +08:00
|
|
|
|
2019-11-08 Jan Beulich <jbeulich@suse.com>
|
|
|
|
|
|
|
|
|
|
* i386-gen.c (operand_type_init): Add Class= to
|
|
|
|
|
OPERAND_TYPE_REGMASK and OPERAND_TYPE_REGBND entries. Move up
|
|
|
|
|
OPERAND_TYPE_REGBND entry.
|
|
|
|
|
(operand_classes): Add RegMask and RegBND entries.
|
|
|
|
|
(operand_types): Drop RegMask and RegBND entry.
|
|
|
|
|
* i386-opc.h (enum operand_class): Add RegMask and RegBND.
|
|
|
|
|
(RegMask, RegBND): Delete.
|
|
|
|
|
(union i386_operand_type): Remove regmask and regbnd fields.
|
|
|
|
|
* i386-opc.tbl (RegMask, RegBND): Define.
|
|
|
|
|
* i386-reg.tbl: Replace RegMask by Class=RegMask and RegBND by
|
|
|
|
|
Class=RegBND.
|
|
|
|
|
* i386-init.h, i386-tbl.h: Re-generate.
|
|
|
|
|
|
2019-11-08 16:05:36 +08:00
|
|
|
|
2019-11-08 Jan Beulich <jbeulich@suse.com>
|
|
|
|
|
|
|
|
|
|
* i386-gen.c (operand_type_init): Add Class= to
|
|
|
|
|
OPERAND_TYPE_REGMMX, OPERAND_TYPE_REGXMM, OPERAND_TYPE_REGYMM, and
|
|
|
|
|
OPERAND_TYPE_REGZMM entries.
|
|
|
|
|
(operand_classes): Add RegMMX and RegSIMD entries.
|
|
|
|
|
(operand_types): Drop RegMMX and RegSIMD entries.
|
|
|
|
|
* i386-opc.h (enum operand_class): Add RegMMX and RegSIMD.
|
|
|
|
|
(RegMMX, RegSIMD): Delete.
|
|
|
|
|
(union i386_operand_type): Remove regmmx and regsimd fields.
|
|
|
|
|
* i386-opc.tbl (RegMMX): Define.
|
|
|
|
|
(RegXMM, RegYMM, RegZMM): Add Class=.
|
|
|
|
|
* i386-reg.tbl: Replace RegMMX by Class=RegMMX and RegSIMD by
|
|
|
|
|
Class=RegSIMD.
|
|
|
|
|
* i386-init.h, i386-tbl.h: Re-generate.
|
|
|
|
|
|
2019-11-08 16:04:53 +08:00
|
|
|
|
2019-11-08 Jan Beulich <jbeulich@suse.com>
|
|
|
|
|
|
|
|
|
|
* i386-gen.c (operand_type_init): Add Class= to
|
|
|
|
|
OPERAND_TYPE_CONTROL, OPERAND_TYPE_TEST, and OPERAND_TYPE_DEBUG
|
|
|
|
|
entries.
|
|
|
|
|
(operand_classes): Add RegCR, RegDR, and RegTR entries.
|
|
|
|
|
(operand_types): Drop Control, Debug, and Test entries.
|
|
|
|
|
* i386-opc.h (enum operand_class): Add RegCR, RegDR, and RegTR.
|
|
|
|
|
(Control, Debug, Test): Delete.
|
|
|
|
|
(union i386_operand_type): Remove control, debug, and test
|
|
|
|
|
fields.
|
|
|
|
|
* i386-opc.tbl (Control, Debug, Test): Define.
|
|
|
|
|
* i386-reg.tbl: Replace Control by Class=RegCR, Debug by
|
|
|
|
|
Class=RegDR, and Test by Class=RegTR.
|
|
|
|
|
* i386-init.h, i386-tbl.h: Re-generate.
|
|
|
|
|
|
2019-11-08 16:04:09 +08:00
|
|
|
|
2019-11-08 Jan Beulich <jbeulich@suse.com>
|
|
|
|
|
|
|
|
|
|
* i386-gen.c (operand_type_init): Add Class= to
|
|
|
|
|
OPERAND_TYPE_SREG entry.
|
|
|
|
|
(operand_classes): Add SReg entry.
|
|
|
|
|
(operand_types): Drop SReg entry.
|
|
|
|
|
* i386-opc.h (enum operand_class): Add SReg.
|
|
|
|
|
(SReg): Delete.
|
|
|
|
|
(union i386_operand_type): Remove sreg field.
|
|
|
|
|
* i386-opc.tbl (SReg): Define.
|
|
|
|
|
* i386-reg.tbl: Replace SReg by Class=SReg.
|
|
|
|
|
* i386-init.h, i386-tbl.h: Re-generate.
|
|
|
|
|
|
2019-11-08 16:03:23 +08:00
|
|
|
|
2019-11-08 Jan Beulich <jbeulich@suse.com>
|
|
|
|
|
|
|
|
|
|
* i386-gen.c (operand_type_init): Add Class=. New
|
|
|
|
|
OPERAND_TYPE_ANYIMM entry.
|
|
|
|
|
(operand_classes): New.
|
|
|
|
|
(operand_types): Drop Reg entry.
|
|
|
|
|
(output_operand_type): New parameter "class". Process it.
|
|
|
|
|
(process_i386_operand_type): New local variable "class".
|
|
|
|
|
(main): Adjust static assertions.
|
|
|
|
|
* i386-opc.h (CLASS_WIDTH): Define.
|
|
|
|
|
(enum operand_class): New.
|
|
|
|
|
(Reg): Replace by Class. Adjust comment.
|
|
|
|
|
(union i386_operand_type): Replace reg by class.
|
|
|
|
|
* i386-opc.tbl (Reg8, Reg16, Reg32, Reg64, FloatReg): Add
|
|
|
|
|
Class=.
|
|
|
|
|
* i386-reg.tbl: Replace Reg by Class=Reg.
|
|
|
|
|
* i386-init.h: Re-generate.
|
|
|
|
|
|
2019-11-08 01:22:45 +08:00
|
|
|
|
2019-11-07 Mihail Ionescu <mihail.ionescu@arm.com>
|
|
|
|
|
|
|
|
|
|
* opcodes/aarch64-tbl.h (V8_6_INSN): New macro for v8.6 instructions.
|
|
|
|
|
(aarch64_opcode_table): Add data gathering hint mnemonic.
|
|
|
|
|
* opcodes/aarch64-dis-2.c: Account for new instruction.
|
|
|
|
|
|
[Patch][binutils][arm] Armv8.6-A Matrix Multiply extension [9/10]
Hi,
This patch is part of a series that adds support for Armv8.6-A
(Matrix Multiply and BFloat16 extensions) to binutils.
This patch introduces the Matrix Multiply (Int8, F32, F64) extensions
to the arm backend.
The following Matrix Multiply instructions are added: vummla, vsmmla,
vusmmla, vusdot, vsudot[1].
[1]https://developer.arm.com/docs/ddi0597/latest/simd-and-floating-point-instructions-alphabetic-order
Committed on behalf of Mihail Ionescu.
gas/ChangeLog:
2019-11-07 Mihail Ionescu <mihail.ionescu@arm.com>
* config/tc-arm.c (arm_ext_i8mm): New feature set.
(do_vusdot): New.
(do_vsudot): New.
(do_vsmmla): New.
(do_vummla): New.
(insns): Add vsmmla, vummla, vusmmla, vusdot, vsudot mnemonics.
(armv86a_ext_table): Add i8mm extension.
(arm_extensions): Move bf16 extension to context sensitive table.
(armv82a_ext_table, armv84a_ext_table, armv85a_ext_table):
Move bf16 extension to context sensitive table.
(armv86a_ext_table): Add i8mm extension.
* doc/c-arm.texi: Document i8mm extension.
* testsuite/gas/arm/i8mm.s: New test.
* testsuite/gas/arm/i8mm.d: New test.
* testsuite/gas/arm/bfloat17-cmdline-bad-3.d: Update test.
include/ChangeLog:
2019-11-07 Mihail Ionescu <mihail.ionescu@arm.com>
* opcode/arm.h (ARM_EXT2_I8MM): New feature macro.
opcodes/ChangeLog:
2019-11-07 Mihail Ionescu <mihail.ionescu@arm.com>
* arm-dis.c (neon_opcodes): Add i8mm SIMD instructions.
Regression tested on arm-none-eabi.
Is this ok for trunk?
Regards,
Mihail
2019-11-08 01:20:08 +08:00
|
|
|
|
2019-11-07 Mihail Ionescu <mihail.ionescu@arm.com>
|
|
|
|
|
|
|
|
|
|
* arm-dis.c (neon_opcodes): Add i8mm SIMD instructions.
|
|
|
|
|
|
|
|
|
|
|
[binutils][aarch64] Matrix Multiply extension enablement [8/X]
Hi,
This patch is part of a series that adds support for Armv8.6-A
(Matrix Multiply and BFloat16 extensions) to binutils.
This patch introduces the Matrix Multiply (Int8, F32, F64) extensions
to the aarch64 backend.
The following instructions are added: {s/u}mmla, usmmla, {us/su}dot,
fmmla, ld1rob, ld1roh, d1row, ld1rod, uzip{1/2}, trn{1/2}.
Committed on behalf of Mihail Ionescu.
gas/ChangeLog:
2019-11-07 Mihail Ionescu <mihail.ionescu@arm.com>
* config/tc-aarch64.c: Add new arch fetures to suppport the mm extension.
(parse_operands): Add new operand.
* testsuite/gas/aarch64/i8mm.s: New test.
* testsuite/gas/aarch64/i8mm.d: New test.
* testsuite/gas/aarch64/f32mm.s: New test.
* testsuite/gas/aarch64/f32mm.d: New test.
* testsuite/gas/aarch64/f64mm.s: New test.
* testsuite/gas/aarch64/f64mm.d: New test.
* testsuite/gas/aarch64/sve-movprfx-mm.s: New test.
* testsuite/gas/aarch64/sve-movprfx-mm.d: New test.
include/ChangeLog:
2019-11-07 Mihail Ionescu <mihail.ionescu@arm.com>
* opcode/aarch64.h (AARCH64_FEATURE_I8MM): New.
(AARCH64_FEATURE_F32MM): New.
(AARCH64_FEATURE_F64MM): New.
(AARCH64_OPND_SVE_ADDR_RI_S4x32): New.
(enum aarch64_insn_class): Add new instruction class "aarch64_misc" for
instructions that do not require special handling.
opcodes/ChangeLog:
2019-11-07 Mihail Ionescu <mihail.ionescu@arm.com>
* aarch64-tbl.h (aarch64_feature_i8mm_sve, aarch64_feature_f32mm_sve,
aarch64_feature_f64mm_sve, aarch64_feature_i8mm, aarch64_feature_f32mm,
aarch64_feature_f64mm): New feature sets.
(INT8MATMUL_INSN, F64MATMUL_SVE_INSN, F64MATMUL_INSN,
F32MATMUL_SVE_INSN, F32MATMUL_INSN): New macros to define matrix multiply
instructions.
(I8MM_SVE, F32MM_SVE, F64MM_SVE, I8MM, F32MM, F64MM): New feature set
macros.
(QL_MMLA64, OP_SVE_SBB): New qualifiers.
(OP_SVE_QQQ): New qualifier.
(INT8MATMUL_SVE_INSNC, F64MATMUL_SVE_INSNC,
F32MATMUL_SVE_INSNC): New feature set for bfloat16 instructions to support
the movprfx constraint.
(aarch64_opcode_table): Support for SVE_ADDR_RI_S4x32.
(aarch64_opcode_table): Define new instructions smmla,
ummla, usmmla, usdot, sudot, fmmla, ld1rob, ld1roh, ld1row, ld1rod
uzip{1/2}, trn{1/2}.
* aarch64-opc.c (operand_general_constraint_met_p): Handle
AARCH64_OPND_SVE_ADDR_RI_S4x32.
(aarch64_print_operand): Handle AARCH64_OPND_SVE_ADDR_RI_S4x32.
* aarch64-dis-2.c (aarch64_opcode_lookup_1, aarch64_find_next_opcode):
Account for new instructions.
* opcodes/aarch64-asm-2.c (aarch64_insert_operand): Support the new
S4x32 operand.
* aarch64-opc-2.c (aarch64_operands): Support the new S4x32 operand.
Regression tested on arm-none-eabi.
Is it ok for trunk?
Regards,
Mihail
2019-11-08 01:10:01 +08:00
|
|
|
|
2019-11-07 Mihail Ionescu <mihail.ionescu@arm.com>
|
|
|
|
|
|
|
|
|
|
* aarch64-tbl.h (aarch64_feature_i8mm_sve, aarch64_feature_f32mm_sve,
|
|
|
|
|
aarch64_feature_f64mm_sve, aarch64_feature_i8mm, aarch64_feature_f32mm,
|
|
|
|
|
aarch64_feature_f64mm): New feature sets.
|
|
|
|
|
(INT8MATMUL_INSN, F64MATMUL_SVE_INSN, F64MATMUL_INSN,
|
|
|
|
|
F32MATMUL_SVE_INSN, F32MATMUL_INSN): New macros to define matrix multiply
|
|
|
|
|
instructions.
|
|
|
|
|
(I8MM_SVE, F32MM_SVE, F64MM_SVE, I8MM, F32MM, F64MM): New feature set
|
|
|
|
|
macros.
|
|
|
|
|
(QL_MMLA64, OP_SVE_SBB): New qualifiers.
|
|
|
|
|
(OP_SVE_QQQ): New qualifier.
|
|
|
|
|
(INT8MATMUL_SVE_INSNC, F64MATMUL_SVE_INSNC,
|
|
|
|
|
F32MATMUL_SVE_INSNC): New feature set for bfloat16 instructions to support
|
|
|
|
|
the movprfx constraint.
|
|
|
|
|
(aarch64_opcode_table): Support for SVE_ADDR_RI_S4x32.
|
|
|
|
|
(aarch64_opcode_table): Define new instructions smmla,
|
|
|
|
|
ummla, usmmla, usdot, sudot, fmmla, ld1rob, ld1roh, ld1row, ld1rod,
|
|
|
|
|
uzip{1/2}, trn{1/2}.
|
|
|
|
|
* aarch64-opc.c (operand_general_constraint_met_p): Handle
|
|
|
|
|
AARCH64_OPND_SVE_ADDR_RI_S4x32.
|
|
|
|
|
(aarch64_print_operand): Handle AARCH64_OPND_SVE_ADDR_RI_S4x32.
|
|
|
|
|
* aarch64-dis-2.c (aarch64_opcode_lookup_1, aarch64_find_next_opcode):
|
|
|
|
|
Account for new instructions.
|
|
|
|
|
* opcodes/aarch64-asm-2.c (aarch64_insert_operand): Support the new
|
|
|
|
|
S4x32 operand.
|
|
|
|
|
* aarch64-opc-2.c (aarch64_operands): Support the new S4x32 operand.
|
|
|
|
|
|
[binutils][arm] BFloat16 enablement [4/X]
Hi,
This patch is part of a series that adds support for Armv8.6-A
(Matrix Multiply and BFloat16 extensions) to binutils.
This patch introduces BFloat16 instructions to the arm backend.
The following BFloat16 instructions are added: vdot, vfma{l/t},
vmmla, vfmal{t/b}, vcvt, vcvt{t/b}.
gas/ChangeLog:
2019-11-07 Mihail Ionescu <mihail.ionescu@arm.com>
2019-11-07 Matthew Malcomson <matthew.malcomson@arm.com>
* config/tc-arm.c (arm_archs): Add armv8.6-a option.
(cpu_arch_ver): Add TAG_CPU_ARCH_V8 tag for Armv8.6-a.
* doc/c-arm.texi (-march): New armv8.6-a arch.
* config/tc-arm.c (arm_ext_bf16): New feature set.
(enum neon_el_type): Add NT_bfloat value.
(B_MNEM_vfmat, B_MNEM_vfmab): New bfloat16 encoder
helpers.
(BAD_BF16): New message.
(parse_neon_type): Add bf16 type specifier.
(enum neon_type_mask): Add N_BF16 type.
(type_chk_of_el_type): Account for NT_bfloat.
(el_type_of_type_chk): Account for N_BF16.
(neon_three_args): Split out from neon_three_same.
(neon_three_same): Part split out into neon_three_args.
(CVT_FLAVOUR_VAR): Add bf16_f32 cvt flavour.
(do_neon_cvt_1): Account for vcvt.bf16.f32.
(do_bfloat_vmla): New.
(do_mve_vfma): New function to deal with the mnemonic clash between the BF16
vfmat and the MVE vfma in a VPT block with a 't'rue condition.
(do_neon_cvttb_1): Account for vcvt{t,b}.bf16.f32.
(do_vdot): New
(do_vmmla): New
(insns): Add vdot and vmmla mnemonics.
(arm_extensions): Add "bf16" extension.
* doc/c-arm.texi: Document "bf16" extension.
* testsuite/gas/arm/attr-march-armv8_6-a.d: New test.
* testsuite/gas/arm/bfloat16-bad.d: New test.
* testsuite/gas/arm/bfloat16-bad.l: New test.
* testsuite/gas/arm/bfloat16-bad.s: New test.
* testsuite/gas/arm/bfloat16-cmdline-bad-2.d: New test.
* testsuite/gas/arm/bfloat16-cmdline-bad-3.d: New test.
* testsuite/gas/arm/bfloat16-cmdline-bad.d: New test.
* testsuite/gas/arm/bfloat16-neon.s: New test.
* testsuite/gas/arm/bfloat16-non-neon.s: New test.
* testsuite/gas/arm/bfloat16-thumb-bad.d: New test.
* testsuite/gas/arm/bfloat16-thumb-bad.l: New test.
* testsuite/gas/arm/bfloat16-thumb.d: New test.
* testsuite/gas/arm/bfloat16-vfp.d: New test.
* testsuite/gas/arm/bfloat16.d: New test.
* testsuite/gas/arm/bfloat16.s: New test.
include/ChangeLog:
2019-11-07 Mihail Ionescu <mihail.ionescu@arm.com>
2019-11-07 Matthew Malcomson <matthew.malcomson@arm.com>
* opcode/arm.h (ARM_EXT2_V8_6A, ARM_AEXT2_V8_6A,
ARM_ARCH_V8_6A): New.
* opcode/arm.h (ARM_EXT2_BF16): New feature macro.
(ARM_AEXT2_V8_6A): Include above macro in definition.
opcodes/ChangeLog:
2019-11-07 Mihail Ionescu <mihail.ionescu@arm.com>
2019-11-07 Matthew Malcomson <matthew.malcomson@arm.com>
* arm-dis.c (select_arm_features): Update bfd_march_arm_8 with
Armv8.6-A.
(coprocessor_opcodes): Add bfloat16 vcvt{t,b}.
(neon_opcodes): Add bfloat SIMD instructions.
(print_insn_coprocessor): Add new control character %b to print
condition code without checking cp_num.
(print_insn_neon): Account for BFloat16 instructions that have no
special top-byte handling.
Regression tested on arm-none-eabi.
Is it ok for trunk?
Regards,
Mihail
2019-11-08 00:56:12 +08:00
|
|
|
|
2019-11-07 Mihail Ionescu <mihail.ionescu@arm.com>
|
|
|
|
|
2019-11-07 Matthew Malcomson <matthew.malcomson@arm.com>
|
|
|
|
|
|
|
|
|
|
* arm-dis.c (select_arm_features): Update bfd_march_arm_8 with
|
|
|
|
|
Armv8.6-A.
|
|
|
|
|
(coprocessor_opcodes): Add bfloat16 vcvt{t,b}.
|
|
|
|
|
(neon_opcodes): Add bfloat SIMD instructions.
|
|
|
|
|
(print_insn_coprocessor): Add new control character %b to print
|
|
|
|
|
condition code without checking cp_num.
|
|
|
|
|
(print_insn_neon): Account for BFloat16 instructions that have no
|
|
|
|
|
special top-byte handling.
|
|
|
|
|
|
2019-11-08 00:53:40 +08:00
|
|
|
|
2019-11-07 Mihail Ionescu <mihail.ionescu@arm.com>
|
|
|
|
|
2019-11-07 Matthew Malcomson <matthew.malcomson@arm.com>
|
|
|
|
|
|
|
|
|
|
* arm-dis.c (print_insn_coprocessor,
|
|
|
|
|
print_insn_generic_coprocessor): Create wrapper functions around
|
|
|
|
|
the implementation of the print_insn_coprocessor control codes.
|
|
|
|
|
(print_insn_coprocessor_1): Original print_insn_coprocessor
|
|
|
|
|
function that now takes which array to look at as an argument.
|
|
|
|
|
(print_insn_arm): Use both print_insn_coprocessor and
|
|
|
|
|
print_insn_generic_coprocessor.
|
|
|
|
|
(print_insn_thumb32): As above.
|
|
|
|
|
|
[binutils][aarch64] Bfloat16 enablement [2/X]
Hi,
This patch is part of a series that adds support for Armv8.6-A
(Matrix Multiply and BFloat16 extensions) to binutils.
This patch introduces the following BFloat16 instructions to the
aarch64 backend: bfdot, bfmmla, bfcvt, bfcvtnt, bfmlal[t/b],
bfcvtn2.
Committed on behalf of Mihail Ionescu.
gas/ChangeLog:
2019-11-07 Mihail Ionescu <mihail.ionescu@arm.com>
2019-11-07 Matthew Malcomson <matthew.malcomson@arm.com>
* config/tc-aarch64.c (vectype_to_qualifier): Special case the
S_2H operand qualifier.
* doc/c-aarch64.texi: Document bf16 and bf16mmla4 extensions.
* testsuite/gas/aarch64/bfloat16.d: New test.
* testsuite/gas/aarch64/bfloat16.s: New test.
* testsuite/gas/aarch64/illegal-bfloat16.d: New test.
* testsuite/gas/aarch64/illegal-bfloat16.l: New test.
* testsuite/gas/aarch64/illegal-bfloat16.s: New test.
* testsuite/gas/aarch64/sve-bfloat-movprfx.s: New test.
* testsuite/gas/aarch64/sve-bfloat-movprfx.d: New test.
include/ChangeLog:
2019-11-07 Mihail Ionescu <mihail.ionescu@arm.com>
2019-11-07 Matthew Malcomson <matthew.malcomson@arm.com>
* opcode/aarch64.h (AARCH64_FEATURE_BFLOAT16): New feature macros.
(AARCH64_ARCH_V8_6): Include BFloat16 feature macros.
(enum aarch64_opnd_qualifier): Introduce new operand qualifier
AARCH64_OPND_QLF_S_2H.
(enum aarch64_insn_class): Introduce new class "bfloat16".
(BFLOAT16_SVE_INSNC): New feature set for bfloat16
instructions to support the movprfx constraint.
opcodes/ChangeLog:
2019-11-07 Mihail Ionescu <mihail.ionescu@arm.com>
2019-11-07 Matthew Malcomson <matthew.malcomson@arm.com>
* aarch64-asm.c (aarch64_ins_reglane): Use AARCH64_OPND_QLF_S_2H
in reglane special case.
* aarch64-dis-2.c (aarch64_opcode_lookup_1,
aarch64_find_next_opcode): Account for new instructions.
* aarch64-dis.c (aarch64_ext_reglane): Use AARCH64_OPND_QLF_S_2H
in reglane special case.
* aarch64-opc.c (struct operand_qualifier_data): Add data for
new AARCH64_OPND_QLF_S_2H qualifier.
* aarch64-tbl.h (QL_BFDOT QL_BFDOT64, QL_BFDOT64I, QL_BFMMLA2,
QL_BFCVT64, QL_BFCVTN64, QL_BFCVTN2_64): New qualifiers.
(aarch64_feature_bfloat16, aarch64_feature_bfloat16_sve,
aarch64_feature_bfloat16_bfmmla4): New feature sets.
(BFLOAT_SVE, BFLOAT): New feature set macros.
(BFLOAT_SVE_INSN, BFLOAT_BFMMLA4_INSN, BFLOAT_INSN): New macros
to define BFloat16 instructions.
(aarch64_opcode_table): Define new instructions bfdot,
bfmmla, bfcvt, bfcvtnt, bfdot, bfdot, bfcvtn, bfmlal[b/t]
bfcvtn2, bfcvt.
Regression tested on aarch64-elf.
Is it ok for trunk?
Regards,
Mihail
2019-11-08 00:38:59 +08:00
|
|
|
|
2019-11-07 Mihail Ionescu <mihail.ionescu@arm.com>
|
|
|
|
|
2019-11-07 Matthew Malcomson <matthew.malcomson@arm.com>
|
|
|
|
|
|
|
|
|
|
* aarch64-asm.c (aarch64_ins_reglane): Use AARCH64_OPND_QLF_S_2H
|
|
|
|
|
in reglane special case.
|
|
|
|
|
* aarch64-dis-2.c (aarch64_opcode_lookup_1,
|
|
|
|
|
aarch64_find_next_opcode): Account for new instructions.
|
|
|
|
|
* aarch64-dis.c (aarch64_ext_reglane): Use AARCH64_OPND_QLF_S_2H
|
|
|
|
|
in reglane special case.
|
|
|
|
|
* aarch64-opc.c (struct operand_qualifier_data): Add data for
|
|
|
|
|
new AARCH64_OPND_QLF_S_2H qualifier.
|
|
|
|
|
* aarch64-tbl.h (QL_BFDOT QL_BFDOT64, QL_BFDOT64I, QL_BFMMLA2,
|
|
|
|
|
QL_BFCVT64, QL_BFCVTN64, QL_BFCVTN2_64): New qualifiers.
|
|
|
|
|
(aarch64_feature_bfloat16, aarch64_feature_bfloat16_sve): New feature
|
|
|
|
|
sets.
|
|
|
|
|
(BFLOAT_SVE, BFLOAT): New feature set macros.
|
|
|
|
|
(BFLOAT_SVE_INSN, BFLOAT_INSN): New macros to define BFloat16
|
|
|
|
|
instructions.
|
|
|
|
|
(aarch64_opcode_table): Define new instructions bfdot,
|
|
|
|
|
bfmmla, bfcvt, bfcvtnt, bfdot, bfdot, bfcvtn, bfmlal[b/t]
|
|
|
|
|
bfcvtn2, bfcvt.
|
|
|
|
|
|
2019-11-08 00:18:51 +08:00
|
|
|
|
2019-11-07 Mihail Ionescu <mihail.ionescu@arm.com>
|
|
|
|
|
2019-11-07 Matthew Malcomson <matthew.malcomson@arm.com>
|
|
|
|
|
|
|
|
|
|
* aarch64-tbl.h (ARMV8_6): New macro.
|
|
|
|
|
|
2019-11-07 16:29:14 +08:00
|
|
|
|
2019-11-07 Jan Beulich <jbeulich@suse.com>
|
|
|
|
|
|
|
|
|
|
* i386-dis.c (prefix_table): Add mcommit.
|
|
|
|
|
(rm_table): Add rdpru.
|
|
|
|
|
* i386-gen.c (cpu_flag_init): Adjust CPU_ZNVER2_FLAGS entry. Add
|
|
|
|
|
CPU_RDPRU_FLAGS and CPU_MCOMMIT_FLAGS entries.
|
|
|
|
|
(cpu_flags): Add CpuRDPRU and CpuMCOMMIT entries.
|
|
|
|
|
* i386-opc.h (CpuRDPRU, CpuMCOMMIT): New.
|
|
|
|
|
(union i386_cpu_flags): Add cpurdpru and cpumcommit fields.
|
|
|
|
|
* i386-opc.tbl (mcommit, rdpru): New.
|
|
|
|
|
* i386-init.h, i386-tbl.h: Re-generate.
|
|
|
|
|
|
2019-11-07 16:28:20 +08:00
|
|
|
|
2019-11-07 Jan Beulich <jbeulich@suse.com>
|
|
|
|
|
|
|
|
|
|
* i386-dis.c (OP_Mwait): Drop local variable "names", use
|
|
|
|
|
"names32" instead.
|
|
|
|
|
(OP_Monitor): Drop local variable "op1_names", re-purpose
|
|
|
|
|
"names" for it instead, and replace former "names" uses by
|
|
|
|
|
"names32" ones.
|
|
|
|
|
|
2019-11-07 16:27:16 +08:00
|
|
|
|
2019-11-07 Jan Beulich <jbeulich@suse.com>
|
|
|
|
|
|
|
|
|
|
PR/gas 25167
|
|
|
|
|
* opcodes/i386-opc.tbl (movsd, cmpsd): Drop IgnoreSize from
|
|
|
|
|
operand-less forms.
|
|
|
|
|
* opcodes/i386-tbl.h: Re-generate.
|
|
|
|
|
|
2019-11-05 16:19:50 +08:00
|
|
|
|
2019-11-05 Jan Beulich <jbeulich@suse.com>
|
|
|
|
|
|
|
|
|
|
* i386-dis.c (OP_Mwaitx): Delete.
|
|
|
|
|
(prefix_table): Use OP_Mwait for mwaitx entry.
|
|
|
|
|
(OP_Mwait): Also handle mwaitx.
|
|
|
|
|
|
2019-11-05 16:19:10 +08:00
|
|
|
|
2019-11-05 Jan Beulich <jbeulich@suse.com>
|
|
|
|
|
|
|
|
|
|
* i386-dis.c (PREFIX_0F01_REG_7_MOD_3_RM_2,
|
|
|
|
|
PREFIX_0F01_REG_7_MOD_3_RM_3): New.
|
|
|
|
|
(prefix_table): Add respective entries.
|
|
|
|
|
(rm_table): Link to those entries.
|
|
|
|
|
|
2019-11-05 16:18:23 +08:00
|
|
|
|
2019-11-05 Jan Beulich <jbeulich@suse.com>
|
|
|
|
|
|
|
|
|
|
* i386-dis.c (REG_0F1C_MOD_0): Rename to ...
|
|
|
|
|
(REG_0F1C_P_0_MOD_0): ... this.
|
|
|
|
|
(REG_0F1E_MOD_3): Rename to ...
|
|
|
|
|
(REG_0F1E_P_1_MOD_3): ... this.
|
|
|
|
|
(RM_0F01_REG_5): Rename to ...
|
|
|
|
|
(RM_0F01_REG_5_MOD_3): ... this.
|
|
|
|
|
(RM_0F01_REG_7): Rename to ...
|
|
|
|
|
(RM_0F01_REG_7_MOD_3): ... this.
|
|
|
|
|
(RM_0F1E_MOD_3_REG_7): Rename to ...
|
|
|
|
|
(RM_0F1E_P_1_MOD_3_REG_7): ... this.
|
|
|
|
|
(RM_0FAE_REG_6): Rename to ...
|
|
|
|
|
(RM_0FAE_REG_6_MOD_3_P_0): ... this.
|
|
|
|
|
(RM_0FAE_REG_7): Rename to ...
|
|
|
|
|
(RM_0FAE_REG_7_MOD_3): ... this.
|
|
|
|
|
(PREFIX_MOD_0_0F01_REG_5): Rename to ...
|
|
|
|
|
(PREFIX_0F01_REG_5_MOD_0): ... this.
|
|
|
|
|
(PREFIX_MOD_3_0F01_REG_5_RM_0): Rename to ...
|
|
|
|
|
(PREFIX_0F01_REG_5_MOD_3_RM_0): ... this.
|
|
|
|
|
(PREFIX_MOD_3_0F01_REG_5_RM_2): Rename to ...
|
|
|
|
|
(PREFIX_0F01_REG_5_MOD_3_RM_2): ... this.
|
|
|
|
|
(PREFIX_0FAE_REG_0): Rename to ...
|
|
|
|
|
(PREFIX_0FAE_REG_0_MOD_3): ... this.
|
|
|
|
|
(PREFIX_0FAE_REG_1): Rename to ...
|
|
|
|
|
(PREFIX_0FAE_REG_1_MOD_3): ... this.
|
|
|
|
|
(PREFIX_0FAE_REG_2): Rename to ...
|
|
|
|
|
(PREFIX_0FAE_REG_2_MOD_3): ... this.
|
|
|
|
|
(PREFIX_0FAE_REG_3): Rename to ...
|
|
|
|
|
(PREFIX_0FAE_REG_3_MOD_3): ... this.
|
|
|
|
|
(PREFIX_MOD_0_0FAE_REG_4): Rename to ...
|
|
|
|
|
(PREFIX_0FAE_REG_4_MOD_0): ... this.
|
|
|
|
|
(PREFIX_MOD_3_0FAE_REG_4): Rename to ...
|
|
|
|
|
(PREFIX_0FAE_REG_4_MOD_3): ... this.
|
|
|
|
|
(PREFIX_MOD_0_0FAE_REG_5): Rename to ...
|
|
|
|
|
(PREFIX_0FAE_REG_5_MOD_0): ... this.
|
|
|
|
|
(PREFIX_MOD_3_0FAE_REG_5): Rename to ...
|
|
|
|
|
(PREFIX_0FAE_REG_5_MOD_3): ... this.
|
|
|
|
|
(PREFIX_MOD_0_0FAE_REG_6): Rename to ...
|
|
|
|
|
(PREFIX_0FAE_REG_6_MOD_0): ... this.
|
|
|
|
|
(PREFIX_MOD_1_0FAE_REG_6): Rename to ...
|
|
|
|
|
(PREFIX_0FAE_REG_6_MOD_3): ... this.
|
|
|
|
|
(PREFIX_0FAE_REG_7): Rename to ...
|
|
|
|
|
(PREFIX_0FAE_REG_7_MOD_0): ... this.
|
|
|
|
|
(PREFIX_MOD_0_0FC3): Rename to ...
|
|
|
|
|
(PREFIX_0FC3_MOD_0): ... this.
|
|
|
|
|
(PREFIX_MOD_0_0FC7_REG_6): Rename to ...
|
|
|
|
|
(PREFIX_0FC7_REG_6_MOD_0): ... this.
|
|
|
|
|
(PREFIX_MOD_3_0FC7_REG_6): Rename to ...
|
|
|
|
|
(PREFIX_0FC7_REG_6_MOD_3): ... this.
|
|
|
|
|
(PREFIX_MOD_3_0FC7_REG_7): Rename to ...
|
|
|
|
|
(PREFIX_0FC7_REG_7_MOD_3): ... this.
|
|
|
|
|
(reg_table, prefix_table, mod_table, rm_table): Adjust
|
|
|
|
|
accordingly.
|
|
|
|
|
|
2019-11-04 20:02:20 +08:00
|
|
|
|
2019-11-04 Nick Clifton <nickc@redhat.com>
|
|
|
|
|
|
|
|
|
|
* v850-dis.c (get_v850_sreg_name): New function. Returns the name
|
|
|
|
|
of a v850 system register. Move the v850_sreg_names array into
|
|
|
|
|
this function.
|
|
|
|
|
(get_v850_reg_name): Likewise for ordinary register names.
|
|
|
|
|
(get_v850_vreg_name): Likewise for vector register names.
|
|
|
|
|
(get_v850_cc_name): Likewise for condition codes.
|
|
|
|
|
* get_v850_float_cc_name): Likewise for floating point condition
|
|
|
|
|
codes.
|
|
|
|
|
(get_v850_cacheop_name): Likewise for cache-ops.
|
|
|
|
|
(get_v850_prefop_name): Likewise for pref-ops.
|
|
|
|
|
(disassemble): Use the new accessor functions.
|
|
|
|
|
|
Modify the ARNM assembler to accept the omission of the immediate argument for the writeback form of the LDRAA and LDRAB mnemonics
This is a shorthand for the immediate argument being 0, as described here:
https://developer.arm.com/docs/ddi0596/latest/base-instructions-alphabetic-order/ldraa-ldrab-load-register-with-pointer-authentication
This is because the instructions still have a use with an immediate
argument of 0, unlike loads without the PAC functionality. Currently,
the mnemonics are
LDRAA Xt, [Xn, #<simm10>]!
LDRAB Xt, [Xn, #<simm10>]!
After this patch they become
LDRAA Xt, [Xn {, #<simm10>}]!
LDRAB Xt, [Xn {, #<simm10>}]!
gas * config/tc-aarch64.c (parse_address_main): Accept the omission of
the immediate argument for ldraa and ldrab as a shorthand for the
immediate being 0.
* testsuite/gas/aarch64/ldraa-ldrab-no-offset.d: New test.
* testsuite/gas/aarch64/ldraa-ldrab-no-offset.s: New test.
* testsuite/gas/aarch64/illegal-ldraa.s: Modified to accept the
writeback form with no offset.
* testsuite/gas/aarch64/illegal-ldraa.s: Removed missing offset
error.
opcodes * aarch64-opc.c (print_immediate_offset_address): Don't print the
immediate for the writeback form of ldraa/ldrab if it is 0.
* aarch64-tbl.h: Updated the documentation for ADDR_SIMM10.
* aarch64-opc-2.c: Regenerated.
2019-10-30 21:23:35 +08:00
|
|
|
|
2019-10-30 Delia Burduv <delia.burduv@arm.com>
|
|
|
|
|
|
|
|
|
|
* aarch64-opc.c (print_immediate_offset_address): Don't print the
|
|
|
|
|
immediate for the writeback form of ldraa/ldrab if it is 0.
|
|
|
|
|
* aarch64-tbl.h: Updated the documentation for ADDR_SIMM10.
|
|
|
|
|
* aarch64-opc-2.c: Regenerated.
|
|
|
|
|
|
2019-10-30 16:07:40 +08:00
|
|
|
|
2019-10-30 Jan Beulich <jbeulich@suse.com>
|
|
|
|
|
|
|
|
|
|
* i386-gen.c (operand_type_shorthands): Delete.
|
|
|
|
|
(operand_type_init): Expand previous shorthands.
|
|
|
|
|
(set_bitfield_from_shorthand): Rename back to ...
|
|
|
|
|
(set_bitfield_from_cpu_flag_init): ... this. Drop processing
|
|
|
|
|
of operand_type_init[].
|
|
|
|
|
(set_bitfield): Adjust call to the above function.
|
|
|
|
|
* i386-opc.tbl (Reg8, Reg16, Reg32, Reg64, FloatAcc, FloatReg,
|
|
|
|
|
RegXMM, RegYMM, RegZMM): Define.
|
|
|
|
|
* i386-reg.tbl: Expand prior shorthands.
|
|
|
|
|
|
2019-10-30 16:06:42 +08:00
|
|
|
|
2019-10-30 Jan Beulich <jbeulich@suse.com>
|
|
|
|
|
|
|
|
|
|
* i386-gen.c (output_i386_opcode): Change order of fields
|
|
|
|
|
emitted to output.
|
|
|
|
|
* i386-opc.h (struct insn_template): Move operands field.
|
|
|
|
|
Convert extension_opcode field to unsigned short.
|
|
|
|
|
* i386-tbl.h: Re-generate.
|
|
|
|
|
|
2019-10-30 16:05:46 +08:00
|
|
|
|
2019-10-30 Jan Beulich <jbeulich@suse.com>
|
|
|
|
|
|
|
|
|
|
* i386-gen.c (process_i386_opcode_modifier): Report bogus uses
|
|
|
|
|
of W.
|
|
|
|
|
* i386-opc.h (W): Extend comment.
|
|
|
|
|
* i386-opc.tbl (mov, movabs, movq): Drop W and adjust opcodes of
|
|
|
|
|
general purpose variants not allowing for byte operands.
|
|
|
|
|
* i386-tbl.h: Re-generate.
|
|
|
|
|
|
2019-10-29 23:35:30 +08:00
|
|
|
|
2019-10-29 Nick Clifton <nickc@redhat.com>
|
|
|
|
|
|
|
|
|
|
* tic30-dis.c (print_branch): Correct size of operand array.
|
|
|
|
|
|
2019-10-29 18:25:09 +08:00
|
|
|
|
2019-10-29 Nick Clifton <nickc@redhat.com>
|
|
|
|
|
|
|
|
|
|
* d30v-dis.c (print_insn): Check that operand index is valid
|
|
|
|
|
before attempting to access the operands array.
|
|
|
|
|
|
2019-10-29 18:01:27 +08:00
|
|
|
|
2019-10-29 Nick Clifton <nickc@redhat.com>
|
|
|
|
|
|
|
|
|
|
* ia64-opc.c (locate_opcode_ent): Prevent a negative shift when
|
|
|
|
|
locating the bit to be tested.
|
|
|
|
|
|
2019-10-29 17:17:39 +08:00
|
|
|
|
2019-10-29 Nick Clifton <nickc@redhat.com>
|
|
|
|
|
|
|
|
|
|
* s12z-dis.c (opr_emit_disassembly): Check for illegal register
|
|
|
|
|
values.
|
|
|
|
|
(shift_size_table): Use a fixed size defined as S12Z_N_SIZES.
|
|
|
|
|
(print_insn_s12z): Check for illegal size values.
|
|
|
|
|
|
2019-10-29 00:45:55 +08:00
|
|
|
|
2019-10-28 Nick Clifton <nickc@redhat.com>
|
|
|
|
|
|
|
|
|
|
* csky-dis.c (csky_chars_to_number): Check for a negative
|
|
|
|
|
count. Use an unsigned integer to construct the return value.
|
|
|
|
|
|
2019-10-29 00:15:34 +08:00
|
|
|
|
2019-10-28 Nick Clifton <nickc@redhat.com>
|
|
|
|
|
|
|
|
|
|
* tic30-dis.c (OPERAND_BUFFER_LEN): Define. Use as length of
|
|
|
|
|
operand buffer. Set value to 15 not 13.
|
|
|
|
|
(get_register_operand): Use OPERAND_BUFFER_LEN.
|
|
|
|
|
(get_indirect_operand): Likewise.
|
|
|
|
|
(print_two_operand): Likewise.
|
|
|
|
|
(print_three_operand): Likewise.
|
|
|
|
|
(print_oar_insn): Likewise.
|
|
|
|
|
|
2019-10-28 23:44:23 +08:00
|
|
|
|
2019-10-28 Nick Clifton <nickc@redhat.com>
|
|
|
|
|
|
|
|
|
|
* ns32k-dis.c (bit_extract): Add sanitiy check of parameters.
|
|
|
|
|
(bit_extract_simple): Likewise.
|
|
|
|
|
(bit_copy): Likewise.
|
|
|
|
|
(pirnt_insn_ns32k): Ensure that uninitialised elements in the
|
|
|
|
|
index_offset array are not accessed.
|
|
|
|
|
|
2019-10-28 23:06:32 +08:00
|
|
|
|
2019-10-28 Nick Clifton <nickc@redhat.com>
|
|
|
|
|
|
|
|
|
|
* xgate-dis.c (print_insn): Fix decoding of the XGATE_OP_DYA
|
|
|
|
|
operand.
|
|
|
|
|
|
2019-10-25 23:10:04 +08:00
|
|
|
|
2019-10-25 Nick Clifton <nickc@redhat.com>
|
|
|
|
|
|
|
|
|
|
* rx-dis.c (print_insn_rx): Use parenthesis to ensure correct
|
|
|
|
|
access to opcodes.op array element.
|
|
|
|
|
|
2019-10-23 17:17:21 +08:00
|
|
|
|
2019-10-23 Nick Clifton <nickc@redhat.com>
|
|
|
|
|
|
|
|
|
|
* rx-dis.c (get_register_name): Fix spelling typo in error
|
|
|
|
|
message.
|
|
|
|
|
(get_condition_name, get_flag_name, get_double_register_name)
|
|
|
|
|
(get_double_register_high_name, get_double_register_low_name)
|
|
|
|
|
(get_double_control_register_name, get_double_condition_name)
|
|
|
|
|
(get_opsize_name, get_size_name): Likewise.
|
|
|
|
|
|
2019-10-22 19:01:45 +08:00
|
|
|
|
2019-10-22 Nick Clifton <nickc@redhat.com>
|
|
|
|
|
|
|
|
|
|
* rx-dis.c (get_size_name): New function. Provides safe
|
|
|
|
|
access to name array.
|
|
|
|
|
(get_opsize_name): Likewise.
|
|
|
|
|
(print_insn_rx): Use the accessor functions.
|
|
|
|
|
|
2019-10-16 19:56:58 +08:00
|
|
|
|
2019-10-16 Nick Clifton <nickc@redhat.com>
|
|
|
|
|
|
|
|
|
|
* rx-dis.c (get_register_name): New function. Provides safe
|
|
|
|
|
access to name array.
|
|
|
|
|
(get_condition_name, get_flag_name, get_double_register_name)
|
|
|
|
|
(get_double_register_high_name, get_double_register_low_name)
|
|
|
|
|
(get_double_control_register_name, get_double_condition_name):
|
|
|
|
|
Likewise.
|
|
|
|
|
(print_insn_rx): Use the accessor functions.
|
|
|
|
|
|
2019-10-09 20:48:06 +08:00
|
|
|
|
2019-10-09 Nick Clifton <nickc@redhat.com>
|
|
|
|
|
|
|
|
|
|
PR 25041
|
|
|
|
|
* avr-dis.c (avr_operand): Fix construction of address for lds/sts
|
|
|
|
|
instructions.
|
|
|
|
|
|
2019-10-07 14:38:01 +08:00
|
|
|
|
2019-10-07 Jan Beulich <jbeulich@suse.com>
|
|
|
|
|
|
|
|
|
|
* opcodes/i386-opc.tbl (movsd): Add Dword and IgnoreSize.
|
|
|
|
|
(cmpsd): Likewise. Move EsSeg to other operand.
|
|
|
|
|
* opcodes/i386-tbl.h: Re-generate.
|
|
|
|
|
|
2019-09-23 08:41:29 +08:00
|
|
|
|
2019-09-23 Alan Modra <amodra@gmail.com>
|
|
|
|
|
|
|
|
|
|
* m68k-dis.c: Include cpu-m68k.h
|
|
|
|
|
|
2019-09-23 08:30:21 +08:00
|
|
|
|
2019-09-23 Alan Modra <amodra@gmail.com>
|
|
|
|
|
|
|
|
|
|
* mips-dis.c: Include elfxx-mips.h. Move "elf-bfd.h" and
|
|
|
|
|
"elf/mips.h" earlier.
|
|
|
|
|
|
2019-09-20 16:18:15 +08:00
|
|
|
|
2018-09-20 Jan Beulich <jbeulich@suse.com>
|
|
|
|
|
|
|
|
|
|
PR gas/25012
|
|
|
|
|
* i386-opc.tbl (push, pop): Re-instate distinct Cpu64 templates
|
|
|
|
|
with SReg operand.
|
|
|
|
|
* i386-tbl.h: Re-generate.
|
|
|
|
|
|
bfd_section_* macros
This large patch removes the unnecessary bfd parameter from various
bfd section macros and functions. The bfd is hardly ever used and if
needed for the bfd_set_section_* or bfd_rename_section functions can
be found via section->owner except for the com, und, abs, and ind
std_section special sections. Those sections shouldn't be modified
anyway.
The patch also removes various bfd_get_section_<field> macros,
replacing their use with bfd_section_<field>, and adds
bfd_set_section_lma. I've also fixed a minor bug in gas where
compressed section renaming was done directly rather than calling
bfd_rename_section. This would have broken bfd_get_section_by_name
and similar functions, but that hardly mattered at such a late stage
in gas processing.
bfd/
* bfd-in.h (bfd_get_section_name, bfd_get_section_vma),
(bfd_get_section_lma, bfd_get_section_alignment),
(bfd_get_section_size, bfd_get_section_flags),
(bfd_get_section_userdata): Delete.
(bfd_section_name, bfd_section_size, bfd_section_vma),
(bfd_section_lma, bfd_section_alignment): Lose bfd parameter.
(bfd_section_flags, bfd_section_userdata): New.
(bfd_is_com_section): Rename parameter.
* section.c (bfd_set_section_userdata, bfd_set_section_vma),
(bfd_set_section_alignment, bfd_set_section_flags, bfd_rename_section),
(bfd_set_section_size): Delete bfd parameter, rename section parameter.
(bfd_set_section_lma): New.
* bfd-in2.h: Regenerate.
* mach-o.c (bfd_mach_o_init_section_from_mach_o): Delete bfd param,
update callers.
* aoutx.h, * bfd.c, * coff-alpha.c, * coff-arm.c, * coff-mips.c,
* coff64-rs6000.c, * coffcode.h, * coffgen.c, * cofflink.c,
* compress.c, * ecoff.c, * elf-eh-frame.c, * elf-hppa.h,
* elf-ifunc.c, * elf-m10200.c, * elf-m10300.c, * elf-properties.c,
* elf-s390-common.c, * elf-vxworks.c, * elf.c, * elf32-arc.c,
* elf32-arm.c, * elf32-avr.c, * elf32-bfin.c, * elf32-cr16.c,
* elf32-cr16c.c, * elf32-cris.c, * elf32-crx.c, * elf32-csky.c,
* elf32-d10v.c, * elf32-epiphany.c, * elf32-fr30.c, * elf32-frv.c,
* elf32-ft32.c, * elf32-h8300.c, * elf32-hppa.c, * elf32-i386.c,
* elf32-ip2k.c, * elf32-iq2000.c, * elf32-lm32.c, * elf32-m32c.c,
* elf32-m32r.c, * elf32-m68hc1x.c, * elf32-m68k.c, * elf32-mcore.c,
* elf32-mep.c, * elf32-metag.c, * elf32-microblaze.c,
* elf32-moxie.c, * elf32-msp430.c, * elf32-mt.c, * elf32-nds32.c,
* elf32-nios2.c, * elf32-or1k.c, * elf32-ppc.c, * elf32-pru.c,
* elf32-rl78.c, * elf32-rx.c, * elf32-s390.c, * elf32-score.c,
* elf32-score7.c, * elf32-sh.c, * elf32-spu.c, * elf32-tic6x.c,
* elf32-tilepro.c, * elf32-v850.c, * elf32-vax.c, * elf32-visium.c,
* elf32-xstormy16.c, * elf32-xtensa.c, * elf64-alpha.c,
* elf64-bpf.c, * elf64-hppa.c, * elf64-ia64-vms.c, * elf64-mmix.c,
* elf64-ppc.c, * elf64-s390.c, * elf64-sparc.c, * elf64-x86-64.c,
* elflink.c, * elfnn-aarch64.c, * elfnn-ia64.c, * elfnn-riscv.c,
* elfxx-aarch64.c, * elfxx-mips.c, * elfxx-sparc.c,
* elfxx-tilegx.c, * elfxx-x86.c, * i386msdos.c, * linker.c,
* mach-o.c, * mmo.c, * opncls.c, * pdp11.c, * pei-x86_64.c,
* peicode.h, * reloc.c, * section.c, * syms.c, * vms-alpha.c,
* xcofflink.c: Update throughout for bfd section macro and function
changes.
binutils/
* addr2line.c, * bucomm.c, * coffgrok.c, * dlltool.c, * nm.c,
* objcopy.c, * objdump.c, * od-elf32_avr.c, * od-macho.c,
* od-xcoff.c, * prdbg.c, * rdcoff.c, * rddbg.c, * rescoff.c,
* resres.c, * size.c, * srconv.c, * strings.c, * windmc.c: Update
throughout for bfd section macro and function changes.
gas/
* as.c, * as.h, * dw2gencfi.c, * dwarf2dbg.c, * ecoff.c,
* read.c, * stabs.c, * subsegs.c, * subsegs.h, * write.c,
* config/obj-coff-seh.c, * config/obj-coff.c, * config/obj-ecoff.c,
* config/obj-elf.c, * config/obj-macho.c, * config/obj-som.c,
* config/tc-aarch64.c, * config/tc-alpha.c, * config/tc-arc.c,
* config/tc-arm.c, * config/tc-avr.c, * config/tc-bfin.c,
* config/tc-bpf.c, * config/tc-d10v.c, * config/tc-d30v.c,
* config/tc-epiphany.c, * config/tc-fr30.c, * config/tc-frv.c,
* config/tc-h8300.c, * config/tc-hppa.c, * config/tc-i386.c,
* config/tc-ia64.c, * config/tc-ip2k.c, * config/tc-iq2000.c,
* config/tc-lm32.c, * config/tc-m32c.c, * config/tc-m32r.c,
* config/tc-m68hc11.c, * config/tc-mep.c, * config/tc-microblaze.c,
* config/tc-mips.c, * config/tc-mmix.c, * config/tc-mn10200.c,
* config/tc-mn10300.c, * config/tc-msp430.c, * config/tc-mt.c,
* config/tc-nds32.c, * config/tc-or1k.c, * config/tc-ppc.c,
* config/tc-pru.c, * config/tc-rl78.c, * config/tc-rx.c,
* config/tc-s12z.c, * config/tc-s390.c, * config/tc-score.c,
* config/tc-score7.c, * config/tc-sh.c, * config/tc-sparc.c,
* config/tc-spu.c, * config/tc-tic4x.c, * config/tc-tic54x.c,
* config/tc-tic6x.c, * config/tc-tilegx.c, * config/tc-tilepro.c,
* config/tc-v850.c, * config/tc-visium.c, * config/tc-wasm32.c,
* config/tc-xc16x.c, * config/tc-xgate.c, * config/tc-xstormy16.c,
* config/tc-xtensa.c, * config/tc-z8k.c: Update throughout for
bfd section macro and function changes.
* write.c (compress_debug): Use bfd_rename_section.
gdb/
* aarch64-linux-tdep.c, * arm-tdep.c, * auto-load.c,
* coff-pe-read.c, * coffread.c, * corelow.c, * dbxread.c,
* dicos-tdep.c, * dwarf2-frame.c, * dwarf2read.c, * elfread.c,
* exec.c, * fbsd-tdep.c, * gcore.c, * gdb_bfd.c, * gdb_bfd.h,
* hppa-tdep.c, * i386-cygwin-tdep.c, * i386-fbsd-tdep.c,
* i386-linux-tdep.c, * jit.c, * linux-tdep.c, * machoread.c,
* maint.c, * mdebugread.c, * minidebug.c, * mips-linux-tdep.c,
* mips-sde-tdep.c, * mips-tdep.c, * mipsread.c, * nto-tdep.c,
* objfiles.c, * objfiles.h, * osabi.c, * ppc-linux-tdep.c,
* ppc64-tdep.c, * record-btrace.c, * record-full.c, * remote.c,
* rs6000-aix-tdep.c, * rs6000-tdep.c, * s390-linux-tdep.c,
* s390-tdep.c, * solib-aix.c, * solib-dsbt.c, * solib-frv.c,
* solib-spu.c, * solib-svr4.c, * solib-target.c,
* spu-linux-nat.c, * spu-tdep.c, * symfile-mem.c, * symfile.c,
* symmisc.c, * symtab.c, * target.c, * windows-nat.c,
* xcoffread.c, * cli/cli-dump.c, * compile/compile-object-load.c,
* mi/mi-interp.c: Update throughout for bfd section macro and
function changes.
* gcore (gcore_create_callback): Use bfd_set_section_lma.
* spu-tdep.c (spu_overlay_new_objfile): Likewise.
gprof/
* corefile.c, * symtab.c: Update throughout for bfd section
macro and function changes.
ld/
* ldcref.c, * ldctor.c, * ldelf.c, * ldlang.c, * pe-dll.c,
* emultempl/aarch64elf.em, * emultempl/aix.em,
* emultempl/armcoff.em, * emultempl/armelf.em,
* emultempl/cr16elf.em, * emultempl/cskyelf.em,
* emultempl/m68hc1xelf.em, * emultempl/m68kelf.em,
* emultempl/mipself.em, * emultempl/mmix-elfnmmo.em,
* emultempl/mmo.em, * emultempl/msp430.em,
* emultempl/nios2elf.em, * emultempl/pe.em, * emultempl/pep.em,
* emultempl/ppc64elf.em, * emultempl/xtensaelf.em: Update
throughout for bfd section macro and function changes.
libctf/
* ctf-open-bfd.c: Update throughout for bfd section macro changes.
opcodes/
* arc-ext.c: Update throughout for bfd section macro changes.
sim/
* common/sim-load.c, * common/sim-utils.c, * cris/sim-if.c,
* erc32/func.c, * lm32/sim-if.c, * m32c/load.c, * m32c/trace.c,
* m68hc11/interp.c, * ppc/hw_htab.c, * ppc/hw_init.c,
* rl78/load.c, * rl78/trace.c, * rx/gdb-if.c, * rx/load.c,
* rx/trace.c: Update throughout for bfd section macro changes.
2019-09-16 18:55:17 +08:00
|
|
|
|
2019-09-18 Alan Modra <amodra@gmail.com>
|
|
|
|
|
|
|
|
|
|
* arc-ext.c: Update throughout for bfd section macro changes.
|
|
|
|
|
|
2019-09-18 21:07:44 +08:00
|
|
|
|
2019-09-18 Simon Marchi <simon.marchi@polymtl.ca>
|
|
|
|
|
|
|
|
|
|
* Makefile.in: Re-generate.
|
|
|
|
|
* configure: Re-generate.
|
|
|
|
|
|
2019-09-18 08:59:08 +08:00
|
|
|
|
2019-09-17 Maxim Blinov <maxim.blinov@embecosm.com>
|
|
|
|
|
|
|
|
|
|
* riscv-opc.c (riscv_opcodes): Change subset field
|
|
|
|
|
to insn_class field for all instructions.
|
|
|
|
|
(riscv_insn_types): Likewise.
|
|
|
|
|
|
2019-09-16 18:01:00 +08:00
|
|
|
|
2019-09-16 Phil Blundell <pb@pbcl.net>
|
|
|
|
|
|
|
|
|
|
* configure: Regenerated.
|
|
|
|
|
|
2019-09-11 00:17:01 +08:00
|
|
|
|
2019-09-10 Miod Vallat <miod@online.fr>
|
|
|
|
|
|
|
|
|
|
PR 24982
|
|
|
|
|
* m68k-opc.c: Correct aliases for tdivsl and tdivul.
|
|
|
|
|
|
2019-09-09 17:27:03 +08:00
|
|
|
|
2019-09-09 Phil Blundell <pb@pbcl.net>
|
|
|
|
|
|
|
|
|
|
binutils 2.33 branch created.
|
|
|
|
|
|
2019-09-03 22:37:12 +08:00
|
|
|
|
2019-09-03 Nick Clifton <nickc@redhat.com>
|
|
|
|
|
|
|
|
|
|
PR 24961
|
|
|
|
|
* tic30-dis.c (get_indirect_operand): Check for bufcnt being
|
|
|
|
|
greater than zero before indexing via (bufcnt -1).
|
|
|
|
|
|
2019-09-03 16:53:25 +08:00
|
|
|
|
2019-09-03 Nick Clifton <nickc@redhat.com>
|
|
|
|
|
|
|
|
|
|
PR 24958
|
|
|
|
|
* mmix-dis.c (MAX_REG_NAME_LEN): Define.
|
|
|
|
|
(MAX_SPEC_REG_NAME_LEN): Define.
|
|
|
|
|
(struct mmix_dis_info): Use defined constants for array lengths.
|
|
|
|
|
(get_reg_name): New function.
|
|
|
|
|
(get_sprec_reg_name): New function.
|
|
|
|
|
(print_insn_mmix): Use new functions.
|
|
|
|
|
|
2019-08-27 19:08:21 +08:00
|
|
|
|
2019-08-27 Srinath Parvathaneni <srinath.parvathaneni@arm.com>
|
|
|
|
|
|
|
|
|
|
* arm-dis.c (mve_opcodes): Add entry for MVE_VMOV_VEC_TO_VEC.
|
|
|
|
|
(is_mve_undefined): Add case for MVE_VMOV_VEC_TO_VEC.
|
|
|
|
|
(print_insn_mve): Add condition to check Qm==Qn of VORR instruction.
|
|
|
|
|
|
[AArch64][gas] Update MTE system register encodings
The MTE specification adjusted the encoding of the TFSRE0_EL1, TFSR_EL1, TFSR_EL2, TFSR_EL3, TFSR_EL12 system registers.
This patch brings binutils up to date.
The references for the encodings are at:
https://developer.arm.com/docs/ddi0595/latest/aarch64-system-registers/tfsre0_el1 (also contains TFSR_EL12 description)
https://developer.arm.com/docs/ddi0595/latest/aarch64-system-registers/tfsr_el1
https://developer.arm.com/docs/ddi0595/latest/aarch64-system-registers/tfsr_el2
https://developer.arm.com/docs/ddi0595/latest/aarch64-system-registers/tfsr_el3
Tested check-gas for aarch64-none-elf.
opcodes/
* aarch64-opc.c (aarch64_sys_regs): Update encoding of tfsre0_el1,
tfsr_el1, tfsr_el2, tfsr_el3, tfsr_el12.
(aarch64_sys_reg_supported_p): Update checks for the above.
gas/
* testsuite/gas/aarch64/sysreg-4.d: Update expected disassembly for
tfsre0_el1, tfsr_el1, tfsr_el2, tfsr_el3, tfsr_el12 system registers.
2019-08-22 17:20:01 +08:00
|
|
|
|
2019-08-22 Kyrylo Tkachov <kyrylo.tkachov@arm.com>
|
|
|
|
|
|
|
|
|
|
* aarch64-opc.c (aarch64_sys_regs): Update encoding of tfsre0_el1,
|
|
|
|
|
tfsr_el1, tfsr_el2, tfsr_el3, tfsr_el12.
|
|
|
|
|
(aarch64_sys_reg_supported_p): Update checks for the above.
|
|
|
|
|
|
2019-08-13 00:17:18 +08:00
|
|
|
|
2019-08-12 Srinath Parvathaneni <srinath.parvathaneni@arm.com>
|
|
|
|
|
|
|
|
|
|
* arm-dis.c (struct mopcode32 mve_opcodes): Modify the mask for
|
|
|
|
|
cases MVE_SQRSHRL and MVE_UQRSHLL.
|
|
|
|
|
(print_insn_mve): Add case for specifier 'k' to check
|
|
|
|
|
specific bit of the instruction.
|
|
|
|
|
|
2019-08-08 00:22:29 +08:00
|
|
|
|
2019-08-07 Phillipe Antoine <p.antoine@catenacyber.fr>
|
|
|
|
|
|
|
|
|
|
PR 24854
|
|
|
|
|
* arc-dis.c (arc_insn_length): Return 0 rather than aborting when
|
|
|
|
|
encountering an unknown machine type.
|
|
|
|
|
(print_insn_arc): Handle arc_insn_length returning 0. In error
|
|
|
|
|
cases return -1 rather than calling abort.
|
|
|
|
|
|
2019-08-07 16:46:52 +08:00
|
|
|
|
2019-08-07 Jan Beulich <jbeulich@suse.com>
|
|
|
|
|
|
|
|
|
|
* i386-opc.tbl (fld, fstp): Drop FloatMF from extended forms.
|
|
|
|
|
(fldcw, fnstcw, fstcw, fnstsw, fstsw): Replace FloatMF by
|
|
|
|
|
IgnoreSize.
|
|
|
|
|
* i386-tbl.h: Re-generate.
|
|
|
|
|
|
2019-08-05 19:43:38 +08:00
|
|
|
|
2019-08-05 Barnaby Wilks <barnaby.wilks@arm.com>
|
|
|
|
|
|
|
|
|
|
* arm-dis.c: Only accept signed variants of VQ(R)DMLAH and VQ(R)DMLASH
|
|
|
|
|
instructions.
|
|
|
|
|
|
RISC-V: Fix minor issues with FP csr instructions.
Mel Chen <mel.chen@sifive.com>
gas/
* testsuite/gas/riscv/alias-csr.s: Add testcase for CSR-access
alias instructions.
* testsuite/gas/riscv/no-aliases-csr.d: Run testcase alias-csr.s with
-Mno-aliases.
* testsuite/gas/riscv/alias-csr.d: Run testcase alias-csr.s.
* testsuite/gas/riscv/priv-reg.d: Update.
opcodes/
* riscv-opc.c (riscv_opcodes): Set frsr, fssr, frcsr, fscsr, frrm,
fsrm, fsrmi, frflags, fsflags, fsflagsi to alias instructions.
* riscv-opc.c (riscv_opcodes): Adjust order of frsr, frcsr, fssr,
fscsr.
2019-07-31 05:42:16 +08:00
|
|
|
|
2019-07-30 Mel Chen <mel.chen@sifive.com>
|
|
|
|
|
|
|
|
|
|
* riscv-opc.c (riscv_opcodes): Set frsr, fssr, frcsr, fscsr, frrm,
|
|
|
|
|
fsrm, fsrmi, frflags, fsflags, fsflagsi to alias instructions.
|
|
|
|
|
|
|
|
|
|
* riscv-opc.c (riscv_opcodes): Adjust order of frsr, frcsr, fssr,
|
|
|
|
|
fscsr.
|
|
|
|
|
|
2019-07-24 21:52:23 +08:00
|
|
|
|
2019-07-24 Claudiu Zissulescu <claziss@synopsys.com>
|
|
|
|
|
|
|
|
|
|
* arc-dis.c (skip_this_opcode): Check also for 0x07 major opcodes,
|
|
|
|
|
and MPY class instructions.
|
|
|
|
|
(parse_option): Add nps400 option.
|
|
|
|
|
(print_arc_disassembler_options): Add nps400 info.
|
|
|
|
|
|
2019-07-24 21:46:01 +08:00
|
|
|
|
2019-07-24 Claudiu Zissulescu <claziss@synopsys.com>
|
|
|
|
|
|
|
|
|
|
* arc-ext-tbl.h (bspeek): Remove it, added to main table.
|
|
|
|
|
(bspop): Likewise.
|
|
|
|
|
(modapp): Likewise.
|
|
|
|
|
* arc-opc.c (RAD_CHK): Add.
|
|
|
|
|
* arc-tbl.h: Regenerate.
|
|
|
|
|
|
2019-07-23 22:54:54 +08:00
|
|
|
|
2019-07-23 Kyrylo Tkachov <kyrylo.tkachov@arm.com>
|
|
|
|
|
|
|
|
|
|
* aarch64-opc.c (aarch64_sys_regs): Add gmid_el1 entry.
|
|
|
|
|
(aarch64_sys_reg_supported_p): Handle gmid_el1 encoding.
|
|
|
|
|
|
2019-07-23 16:47:06 +08:00
|
|
|
|
2019-07-22 Barnaby Wilks <barnaby.wilks@arm.com>
|
|
|
|
|
|
|
|
|
|
* arm-dis.c (is_mve_unpredictable): Stop marking some MVE
|
|
|
|
|
instructions as UNPREDICTABLE.
|
|
|
|
|
|
2019-07-19 21:35:43 +08:00
|
|
|
|
2019-07-19 Jose E. Marchesi <jose.marchesi@oracle.com>
|
|
|
|
|
|
|
|
|
|
* bpf-desc.c: Regenerated.
|
|
|
|
|
|
2019-07-17 15:15:49 +08:00
|
|
|
|
2019-07-17 Jan Beulich <jbeulich@suse.com>
|
|
|
|
|
|
|
|
|
|
* i386-gen.c (static_assert): Define.
|
|
|
|
|
(main): Use it.
|
|
|
|
|
* i386-opc.h (Opcode_Modifier_Max): Rename to ...
|
|
|
|
|
(Opcode_Modifier_Num): ... this.
|
|
|
|
|
(Mem): Delete.
|
|
|
|
|
|
2019-07-16 15:31:36 +08:00
|
|
|
|
2019-07-16 Jan Beulich <jbeulich@suse.com>
|
|
|
|
|
|
|
|
|
|
* i386-gen.c (operand_types): Move RegMem ...
|
|
|
|
|
(opcode_modifiers): ... here.
|
|
|
|
|
* i386-opc.h (RegMem): Move to opcode modifer enum.
|
|
|
|
|
(union i386_operand_type): Move regmem field ...
|
|
|
|
|
(struct i386_opcode_modifier): ... here.
|
|
|
|
|
* i386-opc.tbl (RegMem): Define.
|
|
|
|
|
(mov, movq): Move RegMem on segment, control, debug, and test
|
|
|
|
|
register flavors.
|
|
|
|
|
(pextrb): Move RegMem on register only flavors. Add IgnoreSize
|
|
|
|
|
to non-SSE2AVX flavor.
|
|
|
|
|
(extractps, pextrw, vcvtps2ph, vextractps, vpextrb, vpextrw):
|
|
|
|
|
Move RegMem on register only flavors. Drop IgnoreSize from
|
|
|
|
|
legacy encoding flavors.
|
|
|
|
|
(movss, movsd, vmovss, vmovsd): Drop RegMem from register only
|
|
|
|
|
flavors.
|
|
|
|
|
(vpinsrb, vpinsrw): Drop IgnoreSize where still present on
|
|
|
|
|
register only flavors.
|
|
|
|
|
(vmovd): Move RegMem and drop IgnoreSize on register only
|
|
|
|
|
flavor. Change opcode and operand order to store form.
|
|
|
|
|
* opcodes/i386-init.h, i386-tbl.h: Re-generate.
|
|
|
|
|
|
2019-07-16 15:30:29 +08:00
|
|
|
|
2019-07-16 Jan Beulich <jbeulich@suse.com>
|
|
|
|
|
|
|
|
|
|
* i386-gen.c (operand_type_init, operand_types): Replace SReg
|
|
|
|
|
entries.
|
|
|
|
|
* i386-opc.h (SReg2, SReg3): Replace by ...
|
|
|
|
|
(SReg): ... this.
|
|
|
|
|
(union i386_operand_type): Replace sreg fields.
|
|
|
|
|
* i386-opc.tbl (mov, ): Use SReg.
|
|
|
|
|
(push, pop): Likewies. Drop i386 and x86-64 specific segment
|
|
|
|
|
register flavors.
|
|
|
|
|
* i386-reg.tbl (cs, ds, es, fs, gs, ss, flat): Use SReg.
|
|
|
|
|
* opcodes/i386-init.h, i386-tbl.h: Re-generate.
|
|
|
|
|
|
2019-07-15 22:00:28 +08:00
|
|
|
|
2019-07-15 Jose E. Marchesi <jose.marchesi@oracle.com>
|
|
|
|
|
|
|
|
|
|
* bpf-desc.c: Regenerate.
|
|
|
|
|
* bpf-opc.c: Likewise.
|
|
|
|
|
* bpf-opc.h: Likewise.
|
|
|
|
|
|
cpu,opcodes,gas: fix arguments to ldabs and ldind eBPF instructions
The eBPF non-generic load instructions ldind{b,h,w,dw} and
ldabs{b,h,w,dw} do not take an explicit destination register as an
argument. Instead, they put the loaded value in %r0, implicitly.
This patch fixes the CPU BPF description to not expect a 'dst'
argument in these arguments, regenerates the corresponding files in
opcodes, and updates the impacted GAS tests.
Tested in a x86-64 host.
cpu/ChangeLog:
2019-07-14 Jose E. Marchesi <jose.marchesi@oracle.com>
* bpf.cpu (dlsi): ldabs and ldind instructions do not take an
explicit 'dst' argument.
opcodes/ChangeLog:
2019-07-14 Jose E. Marchesi <jose.marchesi@oracle.com>
* bpf-desc.c: Regenerate.
* bpf-opc.c: Likewise.
gas/ChangeLog:
2019-07-14 Jose E. Marchesi <jose.marchesi@oracle.com>
* testsuite/gas/bpf/mem.s: Do not use explicit arguments for
ldabs and ldind instructions.
* testsuite/gas/bpf/mem.d: Updated accordingly.
* testsuite/gas/bpf/mem-be.d: Likewise.
2019-07-14 20:45:31 +08:00
|
|
|
|
2019-07-14 Jose E. Marchesi <jose.marchesi@oracle.com>
|
|
|
|
|
|
|
|
|
|
* bpf-desc.c: Regenerate.
|
|
|
|
|
* bpf-opc.c: Likewise.
|
|
|
|
|
|
2019-07-11 00:38:19 +08:00
|
|
|
|
2019-07-10 Hans-Peter Nilsson <hp@bitrange.com>
|
|
|
|
|
|
|
|
|
|
* arm-dis.c (print_insn_coprocessor): Rename index to
|
|
|
|
|
index_operand.
|
|
|
|
|
|
2019-07-05 15:19:11 +08:00
|
|
|
|
2019-07-05 Kito Cheng <kito.cheng@sifive.com>
|
|
|
|
|
|
|
|
|
|
* riscv-opc.c (riscv_insn_types): Add r4 type.
|
|
|
|
|
|
|
|
|
|
* riscv-opc.c (riscv_insn_types): Add b and j type.
|
|
|
|
|
|
|
|
|
|
* opcodes/riscv-opc.c (riscv_insn_types): Remove incorrect
|
|
|
|
|
format for sb type and correct s type.
|
|
|
|
|
|
2019-07-02 17:52:16 +08:00
|
|
|
|
2019-07-02 Richard Sandiford <richard.sandiford@arm.com>
|
|
|
|
|
|
|
|
|
|
* aarch64-tbl.h (aarch64_opcode): Set C_SCAN_MOVPRFX for the
|
|
|
|
|
SVE FMOV alias of FCPY.
|
|
|
|
|
|
[AArch64] Add missing C_MAX_ELEM flags for SVE conversions
SVE FCVTZS, FCVTZU, SCVTF and UCVTF need the same treatment as FCVT:
the register size used in a predicated MOVPRFX must be the wider of
the destination and source sizes.
Since I was adding a (supposedly) complete set of tests for converts,
it seemed more consistent to add a complete set of tests for shifts
as well, even though there's no bug to fix there.
2019-07-02 Richard Sandiford <richard.sandiford@arm.com>
opcodes/
* aarch64-tbl.h (aarch64_opcode_table): Add C_MAX_ELEM flags
to SVE fcvtzs, fcvtzu, scvtf and ucvtf entries.
gas/
* testsuite/gas/aarch64/sve-movprfx_26.s: Also test FCVTZS, FCVTZU,
SCVTF, UCVTF, LSR and ASR.
* testsuite/gas/aarch64/sve-movprfx_26.d: Update accordingly.
* testsuite/gas/aarch64/sve-movprfx_26.l: Likewise.
2019-07-02 17:51:09 +08:00
|
|
|
|
2019-07-02 Richard Sandiford <richard.sandiford@arm.com>
|
|
|
|
|
|
|
|
|
|
* aarch64-tbl.h (aarch64_opcode_table): Add C_MAX_ELEM flags
|
|
|
|
|
to SVE fcvtzs, fcvtzu, scvtf and ucvtf entries.
|
|
|
|
|
|
2019-07-02 17:51:05 +08:00
|
|
|
|
2019-07-02 Richard Sandiford <richard.sandiford@arm.com>
|
|
|
|
|
|
|
|
|
|
* aarch64-opc.c (verify_constraints): Skip GPRs when scanning the
|
|
|
|
|
registers in an instruction prefixed by MOVPRFX.
|
|
|
|
|
|
[gas][aarch64][SVE2] Fix pmull{t,b} requirement on SVE2-AES
I had mistakenly given all variants of the new SVE2 instructions
pmull{t,b} a dependency on the feature +sve2-aes.
Only the variant specifying .Q -> .D sizes should have that
restriction.
This patch fixes that mistake and updates the testsuite to have extra
tests (matching the given set of tests per line in aarch64-tbl.h that
the rest of the SVE2 tests follow).
We also add a line in the documentation of the command line to clarify
how to enable `pmull{t,b}` of this larger size. This is needed because
all other instructions gated under the `sve2-aes` architecture extension
are marked in the instruction documentation by an `HaveSVE2AES` check
while pmull{t,b} is gated under the `HaveSVE2PMULL128` check.
Regtested targeting aarch64-linux.
gas/ChangeLog:
2019-07-01 Matthew Malcomson <matthew.malcomson@arm.com>
* testsuite/gas/aarch64/illegal-sve2-aes.d: Update tests.
* testsuite/gas/aarch64/illegal-sve2.l: Update tests.
* doc/c-aarch64.texi: Add special note of pmull{t,b}
instructions under the sve2-aes architecture extension.
* testsuite/gas/aarch64/illegal-sve2.s: Add small size
pmull{t,b} instructions.
* testsuite/gas/aarch64/sve2.d: Add small size pmull{t,b}
disassembly.
* testsuite/gas/aarch64/sve2.s: Add small size pmull{t,b}
instructions.
include/ChangeLog:
2019-07-01 Matthew Malcomson <matthew.malcomson@arm.com>
* opcode/aarch64.h (enum aarch64_insn_class): sve_size_013
renamed to sve_size_13.
opcodes/ChangeLog:
2019-07-01 Matthew Malcomson <matthew.malcomson@arm.com>
* aarch64-asm.c (aarch64_encode_variant_using_iclass): Use new
sve_size_13 icode to account for variant behaviour of
pmull{t,b}.
* aarch64-dis-2.c: Regenerate.
* aarch64-dis.c (aarch64_decode_variant_using_iclass): Use new
sve_size_13 icode to account for variant behaviour of
pmull{t,b}.
* aarch64-tbl.h (OP_SVE_VVV_HD_BS): Add new qualifier.
(OP_SVE_VVV_Q_D): Add new qualifier.
(OP_SVE_VVV_QHD_DBS): Remove now unused qualifier.
(struct aarch64_opcode): Split pmull{t,b} into those requiring
AES and those not.
2019-07-01 22:17:22 +08:00
|
|
|
|
2019-07-01 Matthew Malcomson <matthew.malcomson@arm.com>
|
|
|
|
|
|
|
|
|
|
* aarch64-asm.c (aarch64_encode_variant_using_iclass): Use new
|
|
|
|
|
sve_size_13 icode to account for variant behaviour of
|
|
|
|
|
pmull{t,b}.
|
|
|
|
|
* aarch64-dis-2.c: Regenerate.
|
|
|
|
|
* aarch64-dis.c (aarch64_decode_variant_using_iclass): Use new
|
|
|
|
|
sve_size_13 icode to account for variant behaviour of
|
|
|
|
|
pmull{t,b}.
|
|
|
|
|
* aarch64-tbl.h (OP_SVE_VVV_HD_BS): Add new qualifier.
|
|
|
|
|
(OP_SVE_VVV_Q_D): Add new qualifier.
|
|
|
|
|
(OP_SVE_VVV_QHD_DBS): Remove now unused qualifier.
|
|
|
|
|
(struct aarch64_opcode): Split pmull{t,b} into those requiring
|
|
|
|
|
AES and those not.
|
|
|
|
|
|
2019-07-01 14:38:50 +08:00
|
|
|
|
2019-07-01 Jan Beulich <jbeulich@suse.com>
|
|
|
|
|
|
|
|
|
|
* opcodes/i386-gen.c (operand_type_init): Remove
|
|
|
|
|
OPERAND_TYPE_VEC_IMM4 entry.
|
|
|
|
|
(operand_types): Remove Vec_Imm4.
|
|
|
|
|
* opcodes/i386-opc.h (Vec_Imm4): Delete.
|
|
|
|
|
(union i386_operand_type): Remove vec_imm4.
|
|
|
|
|
* i386-opc.tbl (vpermil2pd, vpermil2ps): Remove Vec_Imm4.
|
|
|
|
|
* opcodes/i386-init.h, i386-tbl.h: Re-generate.
|
|
|
|
|
|
2019-07-01 14:37:40 +08:00
|
|
|
|
2019-07-01 Jan Beulich <jbeulich@suse.com>
|
|
|
|
|
|
|
|
|
|
* i386-opc.tbl (lfence, mfence, sfence, monitor, mwait, vmcall,
|
|
|
|
|
vmlaunch, vmresume, vmxoff, vmfunc, xgetbv, xsetbv, swapgs,
|
|
|
|
|
rdtscp, clgi, invlpga, skinit, stgi, vmload, vmmcall, vmrun,
|
|
|
|
|
vmsave, montmul, xsha1, xsha256, xstorerng, xcryptecb,
|
|
|
|
|
xcryptcbc, xcryptctr, xcryptcfb, xcryptofb, xstore, clac, stac,
|
|
|
|
|
monitorx, mwaitx): Drop ImmExt from operand-less forms.
|
|
|
|
|
* i386-tbl.h: Re-generate.
|
|
|
|
|
|
2019-07-01 14:35:08 +08:00
|
|
|
|
2019-07-01 Jan Beulich <jbeulich@suse.com>
|
|
|
|
|
|
|
|
|
|
* i386-opc.tbl (and, or): Add Optimize to forms allowing two
|
|
|
|
|
register operands.
|
|
|
|
|
* i386-tbl.h: Re-generate.
|
|
|
|
|
|
2019-07-01 14:33:56 +08:00
|
|
|
|
2019-07-01 Jan Beulich <jbeulich@suse.com>
|
|
|
|
|
|
|
|
|
|
* i386-opc.tbl (C): New.
|
|
|
|
|
(paddb, paddw, paddd, paddq, paddsb, paddsw, paddusb, paddusw,
|
|
|
|
|
pand, pcmpeqb, pcmpeqw, pcmpeqd, pmaddwd, pmulhw, pmullw,
|
|
|
|
|
por, pxor, andps, cmpeqps, cmpeqss, cmpneqps, cmpneqss,
|
|
|
|
|
cmpordps, cmpordss, cmpunordps, cmpunordss, orps, pavgb, pavgw,
|
|
|
|
|
pmaxsw, pmaxub, pminsw, pminub, pmulhuw, xorps, andpd, cmpeqpd,
|
|
|
|
|
cmpeqsd, cmpneqpd, cmpneqsd, cmpordpd, cmpordsd, cmpunordpd,
|
|
|
|
|
cmpunordsd, orpd, xorpd, pmuludq, vandpd, vandps, vcmpeq_ospd,
|
|
|
|
|
vcmpeq_osps, vcmpeq_ossd, vcmpeq_osss, vcmpeqpd, vcmpeqps,
|
|
|
|
|
vcmpeqsd, vcmpeqss, vcmpeq_uqpd, vcmpeq_uqps, vcmpeq_uqsd,
|
|
|
|
|
vcmpeq_uqss, vcmpeq_uspd, vcmpeq_usps, vcmpeq_ussd,
|
|
|
|
|
vcmpeq_usss, vcmpfalse_ospd, vcmpfalse_osps, vcmpfalse_ossd,
|
|
|
|
|
vcmpfalse_osss, vcmpfalsepd, vcmpfalseps, vcmpfalsesd,
|
|
|
|
|
vcmpfalsess, vcmpneq_oqpd, vcmpneq_oqps, vcmpneq_oqsd,
|
|
|
|
|
vcmpneq_oqss, vcmpneq_ospd, vcmpneq_osps, vcmpneq_ossd,
|
|
|
|
|
vcmpneq_osss, vcmpneqpd, vcmpneqps, vcmpneqsd, vcmpneqss,
|
|
|
|
|
vcmpneq_uspd, vcmpneq_usps, vcmpneq_ussd, vcmpneq_usss,
|
|
|
|
|
vcmpordpd, vcmpordps, vcmpordsd, vcmpord_spd, vcmpord_sps,
|
|
|
|
|
vcmpordss, vcmpord_ssd, vcmpord_sss, vcmptruepd, vcmptrueps,
|
|
|
|
|
vcmptruesd, vcmptruess, vcmptrue_uspd, vcmptrue_usps,
|
|
|
|
|
vcmptrue_ussd, vcmptrue_usss, vcmpunordpd, vcmpunordps,
|
|
|
|
|
vcmpunordsd, vcmpunord_spd, vcmpunord_sps, vcmpunordss,
|
|
|
|
|
vcmpunord_ssd, vcmpunord_sss, vorpd, vorps, vpaddsb, vpaddsw,
|
|
|
|
|
vpaddb, vpaddd, vpaddq, vpaddw, vpaddusb, vpaddusw, vpand,
|
|
|
|
|
vpavgb, vpavgw, vpcmpeqb, vpcmpeqd, vpcmpeqw, vpmaddwd,
|
|
|
|
|
vpmaxsw, vpmaxub, vpminsw, vpminub, vpmulhuw, vpmulhw, vpmullw,
|
|
|
|
|
vpmuludq, vpor, vpxor, vxorpd, vxorps): Add C to VEX-encoded
|
|
|
|
|
flavors.
|
|
|
|
|
* i386-tbl.h: Re-generate.
|
|
|
|
|
|
2019-07-01 14:31:14 +08:00
|
|
|
|
2019-07-01 Jan Beulich <jbeulich@suse.com>
|
|
|
|
|
|
|
|
|
|
* i386-opc.tbl (and, or): Add Optimize to forms allowing two
|
|
|
|
|
register operands.
|
|
|
|
|
* i386-tbl.h: Re-generate.
|
|
|
|
|
|
2019-07-01 14:28:58 +08:00
|
|
|
|
2019-07-01 Jan Beulich <jbeulich@suse.com>
|
|
|
|
|
|
|
|
|
|
* i386-dis-evex-prefix.h: Use PCLMUL for vpclmulqdq.
|
|
|
|
|
* i386-opc.tbl (vpclmullqlqdq, vpclmulhqlqdq, vpclmullqhqdq,
|
|
|
|
|
vpclmulhqhqdq): Add CpuVPCLMULQDQ flavors.
|
|
|
|
|
* i386-tbl.h: Re-generate.
|
|
|
|
|
|
2019-07-01 14:27:38 +08:00
|
|
|
|
2019-07-01 Jan Beulich <jbeulich@suse.com>
|
|
|
|
|
|
|
|
|
|
* i386-opc.tbl (vextractps, vpextrw, vpinsrw): Remove
|
|
|
|
|
Disp8MemShift from register only templates.
|
|
|
|
|
* i386-tbl.h: Re-generate.
|
|
|
|
|
|
2019-07-01 14:23:41 +08:00
|
|
|
|
2019-07-01 Jan Beulich <jbeulich@suse.com>
|
|
|
|
|
|
|
|
|
|
* i386-dis.c (EXdScalarS, MOD_EVEX_0F10_PREFIX_1,
|
|
|
|
|
MOD_EVEX_0F10_PREFIX_3, MOD_EVEX_0F11_PREFIX_1,
|
|
|
|
|
MOD_EVEX_0F11_PREFIX_3, EVEX_W_0F10_P_1_M_0,
|
|
|
|
|
EVEX_W_0F10_P_1_M_1, EVEX_W_0F10_P_3_M_0, EVEX_W_0F10_P_3_M_1,
|
|
|
|
|
EVEX_W_0F11_P_1_M_0, EVEX_W_0F11_P_1_M_1, EVEX_W_0F11_P_3_M_0,
|
|
|
|
|
EVEX_W_0F11_P_3_M_1): Delete.
|
|
|
|
|
(EVEX_W_0F10_P_1, EVEX_W_0F10_P_3, EVEX_W_0F11_P_1,
|
|
|
|
|
EVEX_W_0F11_P_3): New.
|
|
|
|
|
* i386-dis-evex-mod.h: Remove MOD_EVEX_0F10_PREFIX_1,
|
|
|
|
|
MOD_EVEX_0F10_PREFIX_3, MOD_EVEX_0F11_PREFIX_1, and
|
|
|
|
|
MOD_EVEX_0F11_PREFIX_3 table entries.
|
|
|
|
|
* i386-dis-evex-prefix.h: Adjust PREFIX_EVEX_0F10 and
|
|
|
|
|
PREFIX_EVEX_0F11 table entries.
|
|
|
|
|
* i386-dis-evex-w.h: Replace EVEX_W_0F10_P_1_M_{0,1},
|
|
|
|
|
EVEX_W_0F10_P_3_M_{0,1}, EVEX_W_0F11_P_1_M_{0,1}, and
|
|
|
|
|
EVEX_W_0F11_P_3_M_{0,1} table entries.
|
|
|
|
|
|
2019-07-01 14:22:37 +08:00
|
|
|
|
2019-07-01 Jan Beulich <jbeulich@suse.com>
|
|
|
|
|
|
|
|
|
|
* i386-dis.c (EXdVex, EXdVexS, EXqVex, EXqVexS, XMVex):
|
|
|
|
|
Delete.
|
|
|
|
|
|
i386: Check vector length for scatter/gather prefetch instructions
Since not all vector lengths are supported by scatter/gather prefetch
instructions, decode them only with supported vector lengths.
gas/
PR binutils/24719
* testsuite/gas/i386/disassem.s: Add test for vgatherpf0dps
with invalid vector length.
* testsuite/gas/i386/x86-64-disassem.s: Likewise.
* testsuite/gas/i386/disassem.d: Updated.
* testsuite/gas/i386/x86-64-disassem.d: Likewise.
opcodes/
PR binutils/24719
* i386-dis-evex-len.h: Add EVEX_LEN_0F38C6_REG_1_PREFIX_2,
EVEX_LEN_0F38C6_REG_2_PREFIX_2, EVEX_LEN_0F38C6_REG_5_PREFIX_2,
EVEX_LEN_0F38C6_REG_6_PREFIX_2, EVEX_LEN_0F38C7_R_1_P_2_W_0,
EVEX_LEN_0F38C7_R_1_P_2_W_1, EVEX_LEN_0F38C7_R_2_P_2_W_0,
EVEX_LEN_0F38C7_R_2_P_2_W_1, EVEX_LEN_0F38C7_R_5_P_2_W_0,
EVEX_LEN_0F38C7_R_5_P_2_W_1, EVEX_LEN_0F38C7_R_6_P_2_W_0 and
EVEX_LEN_0F38C7_R_6_P_2_W_1.
* i386-dis-evex-prefix.h: Update PREFIX_EVEX_0F38C6_REG_1,
PREFIX_EVEX_0F38C6_REG_2, PREFIX_EVEX_0F38C6_REG_5 and
PREFIX_EVEX_0F38C6_REG_6 entries.
* i386-dis-evex-w.h: Update EVEX_W_0F38C7_R_1_P_2,
EVEX_W_0F38C7_R_2_P_2, EVEX_W_0F38C7_R_5_P_2 and
EVEX_W_0F38C7_R_6_P_2 entries.
* i386-dis.c: Add EVEX_LEN_0F38C6_REG_1_PREFIX_2,
EVEX_LEN_0F38C6_REG_2_PREFIX_2, EVEX_LEN_0F38C6_REG_5_PREFIX_2,
EVEX_LEN_0F38C6_REG_6_PREFIX_2, EVEX_LEN_0F38C7_R_1_P_2_W_0,
EVEX_LEN_0F38C7_R_1_P_2_W_1, EVEX_LEN_0F38C7_R_2_P_2_W_0,
EVEX_LEN_0F38C7_R_2_P_2_W_1, EVEX_LEN_0F38C7_R_5_P_2_W_0,
EVEX_LEN_0F38C7_R_5_P_2_W_1, EVEX_LEN_0F38C7_R_6_P_2_W_0 and
EVEX_LEN_0F38C7_R_6_P_2_W_1 enums.
2019-06-28 04:39:19 +08:00
|
|
|
|
2019-06-27 H.J. Lu <hongjiu.lu@intel.com>
|
|
|
|
|
|
|
|
|
|
PR binutils/24719
|
|
|
|
|
* i386-dis-evex-len.h: Add EVEX_LEN_0F38C6_REG_1_PREFIX_2,
|
|
|
|
|
EVEX_LEN_0F38C6_REG_2_PREFIX_2, EVEX_LEN_0F38C6_REG_5_PREFIX_2,
|
|
|
|
|
EVEX_LEN_0F38C6_REG_6_PREFIX_2, EVEX_LEN_0F38C7_R_1_P_2_W_0,
|
|
|
|
|
EVEX_LEN_0F38C7_R_1_P_2_W_1, EVEX_LEN_0F38C7_R_2_P_2_W_0,
|
|
|
|
|
EVEX_LEN_0F38C7_R_2_P_2_W_1, EVEX_LEN_0F38C7_R_5_P_2_W_0,
|
|
|
|
|
EVEX_LEN_0F38C7_R_5_P_2_W_1, EVEX_LEN_0F38C7_R_6_P_2_W_0 and
|
|
|
|
|
EVEX_LEN_0F38C7_R_6_P_2_W_1.
|
|
|
|
|
* i386-dis-evex-prefix.h: Update PREFIX_EVEX_0F38C6_REG_1,
|
|
|
|
|
PREFIX_EVEX_0F38C6_REG_2, PREFIX_EVEX_0F38C6_REG_5 and
|
|
|
|
|
PREFIX_EVEX_0F38C6_REG_6 entries.
|
|
|
|
|
* i386-dis-evex-w.h: Update EVEX_W_0F38C7_R_1_P_2,
|
|
|
|
|
EVEX_W_0F38C7_R_2_P_2, EVEX_W_0F38C7_R_5_P_2 and
|
|
|
|
|
EVEX_W_0F38C7_R_6_P_2 entries.
|
|
|
|
|
* i386-dis.c: Add EVEX_LEN_0F38C6_REG_1_PREFIX_2,
|
|
|
|
|
EVEX_LEN_0F38C6_REG_2_PREFIX_2, EVEX_LEN_0F38C6_REG_5_PREFIX_2,
|
|
|
|
|
EVEX_LEN_0F38C6_REG_6_PREFIX_2, EVEX_LEN_0F38C7_R_1_P_2_W_0,
|
|
|
|
|
EVEX_LEN_0F38C7_R_1_P_2_W_1, EVEX_LEN_0F38C7_R_2_P_2_W_0,
|
|
|
|
|
EVEX_LEN_0F38C7_R_2_P_2_W_1, EVEX_LEN_0F38C7_R_5_P_2_W_0,
|
|
|
|
|
EVEX_LEN_0F38C7_R_5_P_2_W_1, EVEX_LEN_0F38C7_R_6_P_2_W_0 and
|
|
|
|
|
EVEX_LEN_0F38C7_R_6_P_2_W_1 enums.
|
|
|
|
|
|
2019-06-27 14:50:28 +08:00
|
|
|
|
2019-06-27 Jan Beulich <jbeulich@suse.com>
|
|
|
|
|
|
|
|
|
|
* i386-dis.c (VEX_LEN_0F2A_P_1, VEX_LEN_0F2A_P_3,
|
|
|
|
|
VEX_LEN_0F2C_P_1, VEX_LEN_0F2C_P_3, VEX_LEN_0F2D_P_1,
|
|
|
|
|
VEX_LEN_0F2D_P_3): Delete.
|
|
|
|
|
(vex_len_table): Move vcvtsi2ss, vcvtsi2sd, vcvttss2si,
|
|
|
|
|
vcvttsd2si, vcvtss2si, and vcvtsd2si leaf entries ...
|
|
|
|
|
(prefix_table): ... here.
|
|
|
|
|
|
2019-06-27 14:49:40 +08:00
|
|
|
|
2019-06-27 Jan Beulich <jbeulich@suse.com>
|
|
|
|
|
|
|
|
|
|
* i386-dis.c (Iq): Delete.
|
|
|
|
|
(Id): New.
|
|
|
|
|
(reg_table): Use it for lwpins, lwpval, and bextr. Use Edq for
|
|
|
|
|
TBM insns.
|
|
|
|
|
(vex_len_table): Use Edq for vcvtsi2ss, vcvtsi2sd. Use Gdq for
|
|
|
|
|
vcvttss2si, vcvttsd2si, vcvtss2si, and vcvtsd2si.
|
|
|
|
|
(OP_E_memory): Also honor needindex when deciding whether an
|
|
|
|
|
address size prefix needs printing.
|
|
|
|
|
(OP_I): Remove handling of q_mode. Add handling of d_mode.
|
|
|
|
|
|
2019-06-27 08:17:09 +08:00
|
|
|
|
2019-06-26 Jim Wilson <jimw@sifive.com>
|
|
|
|
|
|
|
|
|
|
PR binutils/24739
|
|
|
|
|
* riscv-dis.c (riscv_disasemble_insn): Set info->endian_code.
|
|
|
|
|
Set info->display_endian to info->endian_code.
|
|
|
|
|
|
2019-06-25 15:41:33 +08:00
|
|
|
|
2019-06-25 Jan Beulich <jbeulich@suse.com>
|
|
|
|
|
|
|
|
|
|
* i386-gen.c (operand_type_init): Correct OPERAND_TYPE_DEBUG
|
|
|
|
|
entry. Drop OPERAND_TYPE_ACC entry. Add OPERAND_TYPE_ACC8 and
|
|
|
|
|
OPERAND_TYPE_ACC16 entries. Adjust OPERAND_TYPE_ACC32 and
|
|
|
|
|
OPERAND_TYPE_ACC64 entries.
|
|
|
|
|
* i386-init.h: Re-generate.
|
|
|
|
|
|
2019-06-25 15:28:33 +08:00
|
|
|
|
2019-06-25 Jan Beulich <jbeulich@suse.com>
|
|
|
|
|
|
|
|
|
|
* i386-dis.c (Edqa, dqa_mode, EVEX_W_0F2A_P_1, EVEX_W_0F7B_P_1):
|
|
|
|
|
Delete.
|
|
|
|
|
(intel_operand_size, OP_E_register, OP_E_memory): Drop handling
|
|
|
|
|
of dqa_mode.
|
|
|
|
|
* i386-dis-evex-prefix.h: Move vcvtsi2ss and vcvtusi2ss leaf
|
|
|
|
|
entries here.
|
|
|
|
|
* i386-dis-evex-w.h: Drop EVEX_W_0F2A_P_1 and EVEX_W_0F7B_P_1
|
|
|
|
|
entries. Use Edq for vcvtsi2sd and vcvtusi2sd.
|
|
|
|
|
|
2019-06-25 15:27:05 +08:00
|
|
|
|
2019-06-25 Jan Beulich <jbeulich@suse.com>
|
|
|
|
|
|
|
|
|
|
* i386-dis.c (OP_I64): Forword more cases to OP_I(). Drop local
|
|
|
|
|
variables.
|
|
|
|
|
|
2019-06-25 15:25:26 +08:00
|
|
|
|
2019-06-25 Jan Beulich <jbeulich@suse.com>
|
|
|
|
|
|
|
|
|
|
* i386-dis.c (prefix_table): Use Edq for cvtsi2ss and cvtsi2sd.
|
|
|
|
|
Use Gdq for cvttss2si, cvttsd2si, cvtss2si, and cvtsd2si, and
|
|
|
|
|
movnti.
|
2019-06-27 08:17:09 +08:00
|
|
|
|
* i386-opc.tbl (movnti): Add IgnoreSize.
|
2019-06-25 15:25:26 +08:00
|
|
|
|
* i386-tbl.h: Re-generate.
|
|
|
|
|
|
2019-06-25 15:23:48 +08:00
|
|
|
|
2019-06-25 Jan Beulich <jbeulich@suse.com>
|
|
|
|
|
|
|
|
|
|
* i386-opc.tbl (and): Mark Imm8S form for optimization.
|
|
|
|
|
* i386-tbl.h: Re-generate.
|
|
|
|
|
|
2019-06-22 04:18:41 +08:00
|
|
|
|
2019-06-21 H.J. Lu <hongjiu.lu@intel.com>
|
|
|
|
|
|
|
|
|
|
* i386-dis-evex.h: Break into ...
|
|
|
|
|
* i386-dis-evex-len.h: New file.
|
|
|
|
|
* i386-dis-evex-mod.h: Likewise.
|
|
|
|
|
* i386-dis-evex-prefix.h: Likewise.
|
|
|
|
|
* i386-dis-evex-reg.h: Likewise.
|
|
|
|
|
* i386-dis-evex-w.h: Likewise.
|
|
|
|
|
* i386-dis.c: Include i386-dis-evex-reg.h, i386-dis-evex-prefix.h,
|
|
|
|
|
i386-dis-evex.h, i386-dis-evex-len.h, i386-dis-evex-w.h and
|
|
|
|
|
i386-dis-evex-mod.h.
|
|
|
|
|
|
i386: Check vector length for EVEX broadcast instructions
Since not all vector lengths are supported by EVEX broadcast instructions,
decode them only with supported vector lengths.
gas/
PR binutils/24700
* testsuite/gas/i386/disassem.s: Add test for vbroadcasti32x8
with invalid vector length.
* testsuite/gas/i386/x86-64-disassem.s: Likewise.
* testsuite/gas/i386/disassem.d: Updated.
* testsuite/gas/i386/x86-64-disassem.d: Likewise.
opcodes/
PR binutils/24700
* i386-dis-evex.h (evex_table): Update EVEX_W_0F3819_P_2,
EVEX_W_0F381A_P_2, EVEX_W_0F381B_P_2, EVEX_W_0F385A_P_2 and
EVEX_W_0F385B_P_2.
(evex_len_table): Add EVEX_LEN_0F3819_P_2_W_0,
EVEX_LEN_0F3819_P_2_W_1, EVEX_LEN_0F381A_P_2_W_0,
EVEX_LEN_0F381A_P_2_W_1, EVEX_LEN_0F381B_P_2_W_0,
EVEX_LEN_0F381B_P_2_W_1, EVEX_LEN_0F385A_P_2_W_0,
EVEX_LEN_0F385A_P_2_W_1, EVEX_LEN_0F385B_P_2_W_0 and
EVEX_LEN_0F385B_P_2_W_1.
* i386-dis.c (EVEX_LEN_0F3819_P_2_W_0): New enum.
(EVEX_LEN_0F3819_P_2_W_1): Likewise.
(EVEX_LEN_0F381A_P_2_W_0): Likewise.
(EVEX_LEN_0F381A_P_2_W_1): Likewise.
(EVEX_LEN_0F381B_P_2_W_0): Likewise.
(EVEX_LEN_0F381B_P_2_W_1): Likewise.
(EVEX_LEN_0F385A_P_2_W_0): Likewise.
(EVEX_LEN_0F385A_P_2_W_1): Likewise.
(EVEX_LEN_0F385B_P_2_W_0): Likewise.
(EVEX_LEN_0F385B_P_2_W_1): Likewise.
2019-06-20 01:01:27 +08:00
|
|
|
|
2019-06-19 H.J. Lu <hongjiu.lu@intel.com>
|
|
|
|
|
|
|
|
|
|
PR binutils/24700
|
|
|
|
|
* i386-dis-evex.h (evex_table): Update EVEX_W_0F3819_P_2,
|
|
|
|
|
EVEX_W_0F381A_P_2, EVEX_W_0F381B_P_2, EVEX_W_0F385A_P_2 and
|
|
|
|
|
EVEX_W_0F385B_P_2.
|
|
|
|
|
(evex_len_table): Add EVEX_LEN_0F3819_P_2_W_0,
|
|
|
|
|
EVEX_LEN_0F3819_P_2_W_1, EVEX_LEN_0F381A_P_2_W_0,
|
|
|
|
|
EVEX_LEN_0F381A_P_2_W_1, EVEX_LEN_0F381B_P_2_W_0,
|
|
|
|
|
EVEX_LEN_0F381B_P_2_W_1, EVEX_LEN_0F385A_P_2_W_0,
|
|
|
|
|
EVEX_LEN_0F385A_P_2_W_1, EVEX_LEN_0F385B_P_2_W_0 and
|
|
|
|
|
EVEX_LEN_0F385B_P_2_W_1.
|
|
|
|
|
* i386-dis.c (EVEX_LEN_0F3819_P_2_W_0): New enum.
|
|
|
|
|
(EVEX_LEN_0F3819_P_2_W_1): Likewise.
|
|
|
|
|
(EVEX_LEN_0F381A_P_2_W_0): Likewise.
|
|
|
|
|
(EVEX_LEN_0F381A_P_2_W_1): Likewise.
|
|
|
|
|
(EVEX_LEN_0F381B_P_2_W_0): Likewise.
|
|
|
|
|
(EVEX_LEN_0F381B_P_2_W_1): Likewise.
|
|
|
|
|
(EVEX_LEN_0F385A_P_2_W_0): Likewise.
|
|
|
|
|
(EVEX_LEN_0F385A_P_2_W_1): Likewise.
|
|
|
|
|
(EVEX_LEN_0F385B_P_2_W_0): Likewise.
|
|
|
|
|
(EVEX_LEN_0F385B_P_2_W_1): Likewise.
|
|
|
|
|
|
i386: Check vector length for vshufXXX/vinsertXXX/vextractXXX
Since not all vector lengths are supported by vshufXXX, vinsertXXX and
vextractXXX, decode them only with supported vector lengths.
gas/
PR binutils/24691
* testsuite/gas/i386/disassem.s: Add test for vshuff32x4 with
invalid vector length.
* testsuite/gas/i386/x86-64-disassem.s: Likewise.
* testsuite/gas/i386/disassem.d: Updated.
* testsuite/gas/i386/x86-64-disassem.d: Likewise.
opcodes/
PR binutils/24691
* i386-dis-evex.h (evex_table): Update EVEX_W_0F3A23_P_2,
EVEX_W_0F3A38_P_2, EVEX_W_0F3A39_P_2, EVEX_W_0F3A3A_P_2,
EVEX_W_0F3A3B_P_2 and EVEX_W_0F3A43_P_2.
(evex_len_table): Add EVEX_LEN_0F3A23_P_2_W_0,
EVEX_LEN_0F3A23_P_2_W_1, EVEX_LEN_0F3A38_P_2_W_0,
EVEX_LEN_0F3A38_P_2_W_1, EVEX_LEN_0F3A39_P_2_W_0,
EVEX_LEN_0F3A39_P_2_W_1, EVEX_LEN_0F3A3A_P_2_W_0,
EVEX_LEN_0F3A3A_P_2_W_1, EVEX_LEN_0F3A3B_P_2_W_0,
EVEX_LEN_0F3A3B_P_2_W_1, EVEX_LEN_0F3A43_P_2_W_0 and
EVEX_LEN_0F3A43_P_2_W_1.
* i386-dis.c (EVEX_LEN_0F3A23_P_2_W_0): New enum.
(EVEX_LEN_0F3A23_P_2_W_1): Likewise.
(EVEX_LEN_0F3A38_P_2_W_0): Likewise.
(EVEX_LEN_0F3A38_P_2_W_1): Likewise.
(EVEX_LEN_0F3A39_P_2_W_0): Likewise.
(EVEX_LEN_0F3A39_P_2_W_1): Likewise.
(EVEX_LEN_0F3A3A_P_2_W_0): Likewise.
(EVEX_LEN_0F3A3A_P_2_W_1): Likewise.
(EVEX_LEN_0F3A3B_P_2_W_0): Likewise.
(EVEX_LEN_0F3A3B_P_2_W_1): Likewise.
(EVEX_LEN_0F3A43_P_2_W_0): Likewise.
(EVEX_LEN_0F3A43_P_2_W_1): Likewise.
2019-06-18 01:20:04 +08:00
|
|
|
|
2019-06-17 H.J. Lu <hongjiu.lu@intel.com>
|
|
|
|
|
|
|
|
|
|
PR binutils/24691
|
|
|
|
|
* i386-dis-evex.h (evex_table): Update EVEX_W_0F3A23_P_2,
|
|
|
|
|
EVEX_W_0F3A38_P_2, EVEX_W_0F3A39_P_2, EVEX_W_0F3A3A_P_2,
|
|
|
|
|
EVEX_W_0F3A3B_P_2 and EVEX_W_0F3A43_P_2.
|
|
|
|
|
(evex_len_table): Add EVEX_LEN_0F3A23_P_2_W_0,
|
|
|
|
|
EVEX_LEN_0F3A23_P_2_W_1, EVEX_LEN_0F3A38_P_2_W_0,
|
|
|
|
|
EVEX_LEN_0F3A38_P_2_W_1, EVEX_LEN_0F3A39_P_2_W_0,
|
|
|
|
|
EVEX_LEN_0F3A39_P_2_W_1, EVEX_LEN_0F3A3A_P_2_W_0,
|
|
|
|
|
EVEX_LEN_0F3A3A_P_2_W_1, EVEX_LEN_0F3A3B_P_2_W_0,
|
|
|
|
|
EVEX_LEN_0F3A3B_P_2_W_1, EVEX_LEN_0F3A43_P_2_W_0 and
|
|
|
|
|
EVEX_LEN_0F3A43_P_2_W_1.
|
|
|
|
|
* i386-dis.c (EVEX_LEN_0F3A23_P_2_W_0): New enum.
|
|
|
|
|
(EVEX_LEN_0F3A23_P_2_W_1): Likewise.
|
|
|
|
|
(EVEX_LEN_0F3A38_P_2_W_0): Likewise.
|
|
|
|
|
(EVEX_LEN_0F3A38_P_2_W_1): Likewise.
|
|
|
|
|
(EVEX_LEN_0F3A39_P_2_W_0): Likewise.
|
|
|
|
|
(EVEX_LEN_0F3A39_P_2_W_1): Likewise.
|
|
|
|
|
(EVEX_LEN_0F3A3A_P_2_W_0): Likewise.
|
|
|
|
|
(EVEX_LEN_0F3A3A_P_2_W_1): Likewise.
|
|
|
|
|
(EVEX_LEN_0F3A3B_P_2_W_0): Likewise.
|
|
|
|
|
(EVEX_LEN_0F3A3B_P_2_W_1): Likewise.
|
|
|
|
|
(EVEX_LEN_0F3A43_P_2_W_0): Likewise.
|
|
|
|
|
(EVEX_LEN_0F3A43_P_2_W_1): Likewise.
|
|
|
|
|
|
2019-06-14 18:43:53 +08:00
|
|
|
|
2019-06-14 Nick Clifton <nickc@redhat.com>
|
|
|
|
|
|
|
|
|
|
* po/fr.po; Updated French translation.
|
|
|
|
|
|
2019-06-13 05:16:19 +08:00
|
|
|
|
2019-06-13 Stafford Horne <shorne@gmail.com>
|
|
|
|
|
|
|
|
|
|
* or1k-asm.c: Regenerated.
|
|
|
|
|
* or1k-desc.c: Regenerated.
|
|
|
|
|
* or1k-desc.h: Regenerated.
|
|
|
|
|
* or1k-dis.c: Regenerated.
|
|
|
|
|
* or1k-ibld.c: Regenerated.
|
|
|
|
|
* or1k-opc.c: Regenerated.
|
|
|
|
|
* or1k-opc.h: Regenerated.
|
|
|
|
|
* or1k-opinst.c: Regenerated.
|
|
|
|
|
|
2019-06-13 04:51:01 +08:00
|
|
|
|
2019-06-12 Peter Bergner <bergner@linux.ibm.com>
|
|
|
|
|
|
|
|
|
|
* ppc-opc.c (powerpc_opcodes) <ldmx>: Delete mnemonic.
|
|
|
|
|
|
i386: Check vector length for EVEX vextractfXX and vinsertfXX
Since not all vector lengths are supported by EVEX vextractfXX and
vinsertfXX, decode them only with supported vector lengths.
gas/
PR binutils/24633
* testsuite/gas/i386/disassem.s: Add tests for invalid vector
lengths for EVEX vextractfXX and vinsertfXX.
* testsuite/gas/i386/x86-64-disassem.s: Likewise.
* testsuite/gas/i386/disassem.d: Updated.
* testsuite/gas/i386/x86-64-disassem.d: Likewise.
opcodes/
PR binutils/24633
* i386-dis-evex.h (evex_table): Update EVEX_W_0F3A18_P_2,
EVEX_W_0F3A19_P_2, EVEX_W_0F3A1A_P_2 and EVEX_W_0F3A1B_P_2.
(evex_len_table): EVEX_LEN_0F3A18_P_2_W_0,
EVEX_LEN_0F3A18_P_2_W_1, EVEX_LEN_0F3A19_P_2_W_0,
EVEX_LEN_0F3A19_P_2_W_1, EVEX_LEN_0F3A1A_P_2_W_0,
EVEX_LEN_0F3A1A_P_2_W_1, EVEX_LEN_0F3A1B_P_2_W_0,
EVEX_LEN_0F3A1B_P_2_W_1.
* i386-dis.c (EVEX_LEN_0F3A18_P_2_W_0): New enum.
(EVEX_LEN_0F3A18_P_2_W_1): Likewise.
(EVEX_LEN_0F3A19_P_2_W_0): Likewise.
(EVEX_LEN_0F3A19_P_2_W_1): Likewise.
(EVEX_LEN_0F3A1A_P_2_W_0): Likewise.
(EVEX_LEN_0F3A1A_P_2_W_1): Likewise.
(EVEX_LEN_0F3A1B_P_2_W_0): Likewise.
(EVEX_LEN_0F3A1B_P_2_W_1): Likewise.
2019-06-06 01:27:08 +08:00
|
|
|
|
2019-06-05 H.J. Lu <hongjiu.lu@intel.com>
|
|
|
|
|
|
|
|
|
|
PR binutils/24633
|
|
|
|
|
* i386-dis-evex.h (evex_table): Update EVEX_W_0F3A18_P_2,
|
|
|
|
|
EVEX_W_0F3A19_P_2, EVEX_W_0F3A1A_P_2 and EVEX_W_0F3A1B_P_2.
|
|
|
|
|
(evex_len_table): EVEX_LEN_0F3A18_P_2_W_0,
|
|
|
|
|
EVEX_LEN_0F3A18_P_2_W_1, EVEX_LEN_0F3A19_P_2_W_0,
|
|
|
|
|
EVEX_LEN_0F3A19_P_2_W_1, EVEX_LEN_0F3A1A_P_2_W_0,
|
|
|
|
|
EVEX_LEN_0F3A1A_P_2_W_1, EVEX_LEN_0F3A1B_P_2_W_0,
|
|
|
|
|
EVEX_LEN_0F3A1B_P_2_W_1.
|
|
|
|
|
* i386-dis.c (EVEX_LEN_0F3A18_P_2_W_0): New enum.
|
|
|
|
|
(EVEX_LEN_0F3A18_P_2_W_1): Likewise.
|
|
|
|
|
(EVEX_LEN_0F3A19_P_2_W_0): Likewise.
|
|
|
|
|
(EVEX_LEN_0F3A19_P_2_W_1): Likewise.
|
|
|
|
|
(EVEX_LEN_0F3A1A_P_2_W_0): Likewise.
|
|
|
|
|
(EVEX_LEN_0F3A1A_P_2_W_1): Likewise.
|
|
|
|
|
(EVEX_LEN_0F3A1B_P_2_W_0): Likewise.
|
|
|
|
|
(EVEX_LEN_0F3A1B_P_2_W_1): Likewise.
|
|
|
|
|
|
2019-06-05 03:45:20 +08:00
|
|
|
|
2019-06-04 H.J. Lu <hongjiu.lu@intel.com>
|
|
|
|
|
|
|
|
|
|
PR binutils/24626
|
|
|
|
|
* i386-dis.c (print_insn): Check for unused VEX.vvvv and
|
|
|
|
|
EVEX.vvvv when disassembling VEX and EVEX instructions.
|
|
|
|
|
(OP_VEX): Set vex.register_specifier to 0 after readding
|
|
|
|
|
vex.register_specifier.
|
|
|
|
|
(OP_Vex_2src_1): Likewise.
|
|
|
|
|
(OP_Vex_2src_2): Likewise.
|
|
|
|
|
(OP_LWP_E): Likewise.
|
|
|
|
|
(OP_EX_Vex): Don't check vex.register_specifier.
|
|
|
|
|
(OP_XMM_Vex): Likewise.
|
|
|
|
|
|
2019-06-04 23:58:21 +08:00
|
|
|
|
2019-06-04 Igor Tsimbalist <igor.v.tsimbalist@intel.com>
|
|
|
|
|
Lili Cui <lili.cui@intel.com>
|
|
|
|
|
|
|
|
|
|
* i386-dis.c (enum): Add PREFIX_EVEX_0F3868, EVEX_W_0F3868_P_3.
|
|
|
|
|
* i386-dis-evex.h (evex_table): Add AVX512_VP2INTERSECT
|
|
|
|
|
instructions.
|
|
|
|
|
* i386-gen.c (cpu_flag_init): Add CPU_AVX512_VP2INTERSECT_FLAGS,
|
|
|
|
|
CPU_ANY_AVX512_VP2INTERSECT_FLAGS.
|
|
|
|
|
(cpu_flags): Add CpuAVX512_VP2INTERSECT.
|
|
|
|
|
* i386-opc.h (enum): Add CpuAVX512_VP2INTERSECT.
|
|
|
|
|
(i386_cpu_flags): Add cpuavx512_vp2intersect.
|
|
|
|
|
* i386-opc.tbl: Add AVX512_VP2INTERSECT insns.
|
|
|
|
|
* i386-init.h: Regenerated.
|
|
|
|
|
* i386-tbl.h: Likewise.
|
|
|
|
|
|
2019-06-04 23:50:10 +08:00
|
|
|
|
2019-06-04 Xuepeng Guo <xuepeng.guo@intel.com>
|
|
|
|
|
Lili Cui <lili.cui@intel.com>
|
|
|
|
|
|
|
|
|
|
* doc/c-i386.texi: Document enqcmd.
|
|
|
|
|
* testsuite/gas/i386/enqcmd-intel.d: New file.
|
|
|
|
|
* testsuite/gas/i386/enqcmd-inval.l: Likewise.
|
|
|
|
|
* testsuite/gas/i386/enqcmd-inval.s: Likewise.
|
|
|
|
|
* testsuite/gas/i386/enqcmd.d: Likewise.
|
|
|
|
|
* testsuite/gas/i386/enqcmd.s: Likewise.
|
|
|
|
|
* testsuite/gas/i386/x86-64-enqcmd-intel.d: Likewise.
|
|
|
|
|
* testsuite/gas/i386/x86-64-enqcmd-inval.l: Likewise.
|
|
|
|
|
* testsuite/gas/i386/x86-64-enqcmd-inval.s: Likewise.
|
|
|
|
|
* testsuite/gas/i386/x86-64-enqcmd.d: Likewise.
|
|
|
|
|
* testsuite/gas/i386/x86-64-enqcmd.s: Likewise.
|
|
|
|
|
* testsuite/gas/i386/i386.exp: Run enqcmd-intel, enqcmd-inval,
|
|
|
|
|
enqcmd, x86-64-enqcmd-intel, x86-64-enqcmd-inval,
|
|
|
|
|
and x86-64-enqcmd.
|
|
|
|
|
|
2019-06-04 21:25:08 +08:00
|
|
|
|
2019-06-04 Alan Hayward <alan.hayward@arm.com>
|
|
|
|
|
|
|
|
|
|
* arm-dis.c (is_mve_unpredictable): Remove spurious paranthesis.
|
|
|
|
|
|
2019-06-03 10:16:04 +08:00
|
|
|
|
2019-06-03 Alan Modra <amodra@gmail.com>
|
|
|
|
|
|
|
|
|
|
* ppc-dis.c (prefix_opcd_indices): Correct size.
|
|
|
|
|
|
2019-05-29 01:05:28 +08:00
|
|
|
|
2019-05-28 H.J. Lu <hongjiu.lu@intel.com>
|
|
|
|
|
|
|
|
|
|
PR gas/24625
|
|
|
|
|
* i386-opc.tbl: Add CheckRegSize to AVX512_BF16 instructions with
|
|
|
|
|
Disp8ShiftVL.
|
|
|
|
|
* i386-tbl.h: Regenerated.
|
|
|
|
|
|
2019-05-24 21:39:56 +08:00
|
|
|
|
2019-05-24 Alan Modra <amodra@gmail.com>
|
|
|
|
|
|
|
|
|
|
* po/POTFILES.in: Regenerate.
|
|
|
|
|
|
PowerPC D-form prefixed loads and stores
opcodes/
* ppc-opc.c (insert_d34, extract_d34, insert_nsi34, extract_nsi34),
(insert_pcrel, extract_pcrel, extract_pcrel0): New functions.
(extract_esync, extract_raq, extract_tbr, extract_sxl): Comment.
(powerpc_operands <D34, SI34, NSI34, PRA0, PRAQ, PCREL, PCREL0,
XTOP>): Define and add entries.
(P8LS, PMLS, P_D_MASK, P_DRAPCREL_MASK): Define.
(prefix_opcodes): Add pli, paddi, pla, psubi, plwz, plbz, pstw,
pstb, plhz, plha, psth, plfs, plfd, pstfs, pstfd, plq, plxsd,
plxssp, pld, plwa, pstxsd, pstxssp, pstxv, pstd, and pstq.
gas/
* config/tc-ppc.c (ppc_insert_operand): Only sign extend fields that
are 32-bits or smaller.
* messages.c (as_internal_value_out_of_range): Do not truncate
variables and use BFD_VMA_FMT to print them.
* testsuite/gas/ppc/prefix-pcrel.s,
* testsuite/gas/ppc/prefix-pcrel.d: New test.
* testsuite/gas/ppc/ppc.exp: Run it.
2018-07-28 11:21:43 +08:00
|
|
|
|
2019-05-24 Peter Bergner <bergner@linux.ibm.com>
|
|
|
|
|
Alan Modra <amodra@gmail.com>
|
|
|
|
|
|
|
|
|
|
* ppc-opc.c (insert_d34, extract_d34, insert_nsi34, extract_nsi34),
|
|
|
|
|
(insert_pcrel, extract_pcrel, extract_pcrel0): New functions.
|
|
|
|
|
(extract_esync, extract_raq, extract_tbr, extract_sxl): Comment.
|
|
|
|
|
(powerpc_operands <D34, SI34, NSI34, PRA0, PRAQ, PCREL, PCREL0,
|
|
|
|
|
XTOP>): Define and add entries.
|
|
|
|
|
(P8LS, PMLS, P_D_MASK, P_DRAPCREL_MASK): Define.
|
|
|
|
|
(prefix_opcodes): Add pli, paddi, pla, psubi, plwz, plbz, pstw,
|
|
|
|
|
pstb, plhz, plha, psth, plfs, plfd, pstfs, pstfd, plq, plxsd,
|
|
|
|
|
plxssp, pld, plwa, pstxsd, pstxssp, pstxv, pstd, and pstq.
|
|
|
|
|
|
PowerPC add initial -mfuture instruction support
This patch adds initial 64-bit insn assembler/disassembler support.
The only instruction added is "pnop" along with the automatic aligning
of prefix instruction so they do not cross 64-byte boundaries.
include/
* dis-asm.h (WIDE_OUTPUT): Define.
* opcode/ppc.h (prefix_opcodes, prefix_num_opcodes): Declare.
(PPC_OPCODE_POWERXX, PPC_GET_PREFIX, PPC_GET_SUFFIX),
(PPC_PREFIX_P, PPC_PREFIX_SEG): Define.
opcodes/
* ppc-dis.c (ppc_opts): Add "future" entry.
(PREFIX_OPCD_SEGS): Define.
(prefix_opcd_indices): New array.
(disassemble_init_powerpc): Initialize prefix_opcd_indices.
(lookup_prefix): New function.
(print_insn_powerpc): Handle 64-bit prefix instructions.
* ppc-opc.c (PREFIX_OP, PREFIX_FORM, SUFFIX_MASK, PREFIX_MASK),
(PMRR, POWERXX): Define.
(prefix_opcodes): New instruction table.
(prefix_num_opcodes): New constant.
binutils/
* objdump.c (disassemble_bytes): Set WIDE_OUTPUT in flags.
gas/
* config/tc-ppc.c (ppc_setup_opcodes): Handle prefix_opcodes.
(struct insn_label_list): New.
(insn_labels, free_insn_labels): New variables.
(ppc_record_label, ppc_clear_labels, ppc_start_line_hook): New funcs.
(ppc_frob_label, ppc_new_dot_label): Move functions earlier in file
and call ppc_record_label.
(md_assemble): Handle 64-bit prefix instructions. Align labels
that are on the same line as a prefix instruction.
* config/tc-ppc.h (tc_frob_label, ppc_frob_label): Move to
later in the file.
(md_start_line_hook): Define.
(ppc_start_line_hook): Declare.
* testsuite/gas/ppc/prefix-align.d,
* testsuite/gas/ppc/prefix-align.s: New test.
* testsuite/gas/ppc/ppc.exp: Run new test.
2018-05-16 05:48:14 +08:00
|
|
|
|
2019-05-24 Peter Bergner <bergner@linux.ibm.com>
|
|
|
|
|
Alan Modra <amodra@gmail.com>
|
|
|
|
|
|
|
|
|
|
* ppc-dis.c (ppc_opts): Add "future" entry.
|
|
|
|
|
(PREFIX_OPCD_SEGS): Define.
|
|
|
|
|
(prefix_opcd_indices): New array.
|
|
|
|
|
(disassemble_init_powerpc): Initialize prefix_opcd_indices.
|
|
|
|
|
(lookup_prefix): New function.
|
|
|
|
|
(print_insn_powerpc): Handle 64-bit prefix instructions.
|
|
|
|
|
* ppc-opc.c (PREFIX_OP, PREFIX_FORM, SUFFIX_MASK, PREFIX_MASK),
|
|
|
|
|
(PMRR, POWERXX): Define.
|
|
|
|
|
(prefix_opcodes): New instruction table.
|
|
|
|
|
(prefix_num_opcodes): New constant.
|
|
|
|
|
|
2019-05-24 01:04:36 +08:00
|
|
|
|
2019-05-23 Jose E. Marchesi <jose.marchesi@oracle.com>
|
|
|
|
|
|
|
|
|
|
* configure.ac (SHARED_DEPENDENCIES): Add case for bfd_bpf_arch.
|
|
|
|
|
* configure: Regenerated.
|
|
|
|
|
* Makefile.am: Add rules for the files generated from cpu/bpf.cpu
|
|
|
|
|
and cpu/bpf.opc.
|
|
|
|
|
(HFILES): Add bpf-desc.h and bpf-opc.h.
|
|
|
|
|
(TARGET_LIBOPCODES_CFILES): Add bpf-asm.c, bpf-desc.c, bpf-dis.c,
|
|
|
|
|
bpf-ibld.c and bpf-opc.c.
|
|
|
|
|
(BPF_DEPS): Define.
|
|
|
|
|
* Makefile.in: Regenerated.
|
|
|
|
|
* disassemble.c (ARCH_bpf): Define.
|
|
|
|
|
(disassembler): Add case for bfd_arch_bpf.
|
|
|
|
|
(disassemble_init_for_target): Likewise.
|
|
|
|
|
(enum epbf_isa_attr): Define.
|
|
|
|
|
* disassemble.h: extern print_insn_bpf.
|
|
|
|
|
* bpf-asm.c: Generated.
|
|
|
|
|
* bpf-opc.h: Likewise.
|
|
|
|
|
* bpf-opc.c: Likewise.
|
|
|
|
|
* bpf-ibld.c: Likewise.
|
|
|
|
|
* bpf-dis.c: Likewise.
|
|
|
|
|
* bpf-desc.h: Likewise.
|
|
|
|
|
* bpf-desc.c: Likewise.
|
|
|
|
|
|
2019-05-22 01:20:48 +08:00
|
|
|
|
2019-05-21 Sudakshina Das <sudi.das@arm.com>
|
|
|
|
|
|
|
|
|
|
* arm-dis.c (coprocessor_opcodes): New instructions for VMRS
|
|
|
|
|
and VMSR with the new operands.
|
|
|
|
|
|
[binutils, Arm] Add support for conditional instructions in Armv8.1-M Mainline
This patch adds the following instructions which are part of the
Armv8.1-M Mainline:
CINC
CINV
CNEG
CSINC
CSINV
CSNEG
CSET
CSETM
CSEL
gas/ChangeLog:
2019-05-21 Sudakshina Das <sudi.das@arm.com>
* config/tc-arm.c (TOGGLE_BIT): New.
(T16_32_TAB): New entries for cinc, cinv, cneg, csinc,
csinv, csneg, cset, csetm and csel.
(operand_parse_code): New OP_RR_ZR.
(parse_operand): Handle case for OP_RR_ZR.
(do_t_cond): New.
(insns): New instructions for cinc, cinv, cneg, csinc,
csinv, csneg, cset, csetm, csel.
* testsuite/gas/arm/armv8_1-m-cond-bad.d: New test.
* testsuite/gas/arm/armv8_1-m-cond-bad.l: New test.
* testsuite/gas/arm/armv8_1-m-cond-bad.s: New test.
* testsuite/gas/arm/armv8_1-m-cond.d: New test.
* testsuite/gas/arm/armv8_1-m-cond.s: New test.
opcodes/ChangeLog:
2019-05-21 Sudakshina Das <sudi.das@arm.com>
* arm-dis.c (enum mve_instructions): New enum
for csinc, csinv, csneg, csel, cset, csetm, cinv, cinv
and cneg.
(mve_opcodes): New instructions as above.
(is_mve_encoding_conflict): Add cases for csinc, csinv,
csneg and csel.
(print_insn_mve): Accept new %<bitfield>c and %<bitfield>C.
2019-05-22 01:15:13 +08:00
|
|
|
|
2019-05-21 Sudakshina Das <sudi.das@arm.com>
|
|
|
|
|
|
|
|
|
|
* arm-dis.c (enum mve_instructions): New enum
|
|
|
|
|
for csinc, csinv, csneg, csel, cset, csetm, cinv, cinv
|
|
|
|
|
and cneg.
|
|
|
|
|
(mve_opcodes): New instructions as above.
|
|
|
|
|
(is_mve_encoding_conflict): Add cases for csinc, csinv,
|
|
|
|
|
csneg and csel.
|
|
|
|
|
(print_insn_mve): Accept new %<bitfield>c and %<bitfield>C.
|
|
|
|
|
|
[binutils, Arm] Add support for shift instructions in MVE
This patch adds the following instructions which are part of
Armv8.1-M MVE:
ASRL (imm)
ASRL (reg)
LSLL (imm)
LSLL (reg)
LSRL
SQRSHRL
SRQSHR
SQSHLL
SQSHL
SRSHRL
SRSHR
UQRSHLL
UQRSHL
UQSHLL
UQSHL
URSHLL
URSHL
*** gas/ChangeLog ***
2019-05-21 Sudakshina Das <sudi.das@arm.com>
* config/tc-arm.c (operand_parse_code): New entries for
OP_RRnpcsp_I32 (register or integer operands).
(do_mve_scalar_shift): New.
(insns): New instructions for asrl, lsll, lsrl, sqrshrl, sqrshr, sqshl
sqshll, srshr, srshrl, uqrshll, uqrshl, uqshll, uqshl, urshrl and urshr.
* testsuite/gas/arm/mve-shift.d: New.
* testsuite/gas/arm/mve-shift.s: New.
* testsuite/gas/arm/mve-shift-bad.d: New.
* testsuite/gas/arm/mve-shift-bad.s: New.
* testsuite/gas/arm/mve-shift-bad.l: New.
*** opcodes/ChangeLog ***
2019-05-21 Sudakshina Das <sudi.das@arm.com>
* arm-dis.c (emun mve_instructions): Updated for new instructions.
(mve_opcodes): New instructions for asrl, lsll, lsrl, sqrshrl,
sqrshr, sqshl, sqshll, srshr, srshrl, uqrshll, uqrshl, uqshll,
uqshl, urshrl and urshr.
(is_mve_okay_in_it): Add new instructions to TRUE list.
(is_mve_unpredictable): Add cases for UNPRED_R13 and UNPRED_R15.
(print_insn_mve): Updated to accept new %j,
%<bitfield>m and %<bitfield>n patterns.
2019-05-22 01:11:08 +08:00
|
|
|
|
2019-05-21 Sudakshina Das <sudi.das@arm.com>
|
|
|
|
|
|
|
|
|
|
* arm-dis.c (emun mve_instructions): Updated for new instructions.
|
|
|
|
|
(mve_opcodes): New instructions for asrl, lsll, lsrl, sqrshrl,
|
|
|
|
|
sqrshr, sqshl, sqshll, srshr, srshrl, uqrshll, uqrshl, uqshll,
|
|
|
|
|
uqshl, urshrl and urshr.
|
|
|
|
|
(is_mve_okay_in_it): Add new instructions to TRUE list.
|
|
|
|
|
(is_mve_unpredictable): Add cases for UNPRED_R13 and UNPRED_R15.
|
|
|
|
|
(print_insn_mve): Updated to accept new %j,
|
|
|
|
|
%<bitfield>m and %<bitfield>n patterns.
|
|
|
|
|
|
2019-05-14 08:19:37 +08:00
|
|
|
|
2019-05-21 Faraz Shahbazker <fshahbazker@wavecomp.com>
|
|
|
|
|
|
|
|
|
|
* mips-opc.c (mips_builtin_opcodes): Change source register
|
|
|
|
|
constraint for DAUI.
|
|
|
|
|
|
2019-05-20 23:18:19 +08:00
|
|
|
|
2019-05-20 Nick Clifton <nickc@redhat.com>
|
|
|
|
|
|
|
|
|
|
* po/fr.po: Updated French translation.
|
|
|
|
|
|
2019-05-16 21:48:34 +08:00
|
|
|
|
2019-05-16 Andre Vieira <andre.simoesdiasvieira@arm.com>
|
|
|
|
|
Michael Collison <michael.collison@arm.com>
|
|
|
|
|
|
|
|
|
|
* arm-dis.c (thumb32_opcodes): Add new instructions.
|
|
|
|
|
(enum mve_instructions): Likewise.
|
|
|
|
|
(enum mve_undefined): Add new reasons.
|
|
|
|
|
(is_mve_encoding_conflict): Handle new instructions.
|
|
|
|
|
(is_mve_undefined): Likewise.
|
|
|
|
|
(is_mve_unpredictable): Likewise.
|
|
|
|
|
(print_mve_undefined): Likewise.
|
|
|
|
|
(print_mve_size): Likewise.
|
|
|
|
|
|
2019-05-16 21:47:12 +08:00
|
|
|
|
2019-05-16 Andre Vieira <andre.simoesdiasvieira@arm.com>
|
|
|
|
|
Michael Collison <michael.collison@arm.com>
|
|
|
|
|
|
|
|
|
|
* arm-dis.c (thumb32_opcodes): Add new instructions.
|
|
|
|
|
(enum mve_instructions): Likewise.
|
|
|
|
|
(is_mve_encoding_conflict): Handle new instructions.
|
|
|
|
|
(is_mve_undefined): Likewise.
|
|
|
|
|
(is_mve_unpredictable): Likewise.
|
|
|
|
|
(print_mve_size): Likewise.
|
|
|
|
|
|
2019-05-16 21:45:17 +08:00
|
|
|
|
2019-05-16 Andre Vieira <andre.simoesdiasvieira@arm.com>
|
|
|
|
|
Michael Collison <michael.collison@arm.com>
|
|
|
|
|
|
|
|
|
|
* arm-dis.c (thumb32_opcodes): Add new instructions.
|
|
|
|
|
(enum mve_instructions): Likewise.
|
|
|
|
|
(is_mve_encoding_conflict): Likewise.
|
|
|
|
|
(is_mve_unpredictable): Likewise.
|
|
|
|
|
(print_mve_size): Likewise.
|
|
|
|
|
|
2019-05-16 21:44:19 +08:00
|
|
|
|
2019-05-16 Andre Vieira <andre.simoesdiasvieira@arm.com>
|
|
|
|
|
Michael Collison <michael.collison@arm.com>
|
|
|
|
|
|
|
|
|
|
* arm-dis.c (thumb32_opcodes): Add new instructions.
|
|
|
|
|
(enum mve_instructions): Likewise.
|
|
|
|
|
(is_mve_encoding_conflict): Handle new instructions.
|
|
|
|
|
(is_mve_undefined): Likewise.
|
|
|
|
|
(is_mve_unpredictable): Likewise.
|
|
|
|
|
(print_mve_size): Likewise.
|
|
|
|
|
|
2019-05-16 21:42:53 +08:00
|
|
|
|
2019-05-16 Andre Vieira <andre.simoesdiasvieira@arm.com>
|
|
|
|
|
Michael Collison <michael.collison@arm.com>
|
|
|
|
|
|
|
|
|
|
* arm-dis.c (thumb32_opcodes): Add new instructions.
|
|
|
|
|
(enum mve_instructions): Likewise.
|
|
|
|
|
(is_mve_encoding_conflict): Handle new instructions.
|
|
|
|
|
(is_mve_undefined): Likewise.
|
|
|
|
|
(is_mve_unpredictable): Likewise.
|
|
|
|
|
(print_mve_size): Likewise.
|
|
|
|
|
(print_insn_mve): Likewise.
|
|
|
|
|
|
2019-05-16 21:41:41 +08:00
|
|
|
|
2019-05-16 Andre Vieira <andre.simoesdiasvieira@arm.com>
|
|
|
|
|
Michael Collison <michael.collison@arm.com>
|
|
|
|
|
|
|
|
|
|
* arm-dis.c (thumb32_opcodes): Add new instructions.
|
|
|
|
|
(print_insn_thumb32): Handle new instructions.
|
|
|
|
|
|
2019-05-16 21:39:12 +08:00
|
|
|
|
2019-05-16 Andre Vieira <andre.simoesdiasvieira@arm.com>
|
|
|
|
|
Michael Collison <michael.collison@arm.com>
|
|
|
|
|
|
|
|
|
|
* arm-dis.c (enum mve_instructions): Add new instructions.
|
|
|
|
|
(enum mve_undefined): Add new reasons.
|
|
|
|
|
(is_mve_encoding_conflict): Handle new instructions.
|
|
|
|
|
(is_mve_undefined): Likewise.
|
|
|
|
|
(is_mve_unpredictable): Likewise.
|
|
|
|
|
(print_mve_undefined): Likewise.
|
|
|
|
|
(print_mve_size): Likewise.
|
|
|
|
|
(print_mve_shift_n): Likewise.
|
|
|
|
|
(print_insn_mve): Likewise.
|
|
|
|
|
|
2019-05-16 21:34:44 +08:00
|
|
|
|
2019-05-16 Andre Vieira <andre.simoesdiasvieira@arm.com>
|
|
|
|
|
Michael Collison <michael.collison@arm.com>
|
|
|
|
|
|
|
|
|
|
* arm-dis.c (enum mve_instructions): Add new instructions.
|
|
|
|
|
(is_mve_encoding_conflict): Handle new instructions.
|
|
|
|
|
(is_mve_unpredictable): Likewise.
|
|
|
|
|
(print_mve_rotate): Likewise.
|
|
|
|
|
(print_mve_size): Likewise.
|
|
|
|
|
(print_insn_mve): Likewise.
|
|
|
|
|
|
2019-05-16 21:33:36 +08:00
|
|
|
|
2019-05-16 Andre Vieira <andre.simoesdiasvieira@arm.com>
|
|
|
|
|
Michael Collison <michael.collison@arm.com>
|
|
|
|
|
|
|
|
|
|
* arm-dis.c (enum mve_instructions): Add new instructions.
|
|
|
|
|
(is_mve_encoding_conflict): Handle new instructions.
|
|
|
|
|
(is_mve_unpredictable): Likewise.
|
|
|
|
|
(print_mve_size): Likewise.
|
|
|
|
|
(print_insn_mve): Likewise.
|
|
|
|
|
|
[PATCH 47/57][Arm][OBJDUMP] Add support for MVE instructions: vaddv, vmlaldav, vmladav, vmlas, vrmlsldavh, vmlsldav, vmlsdav, vrmlaldavh, vqdmlah, vqrdmlash, vqrdmlash, vqdmlsdh, vqrdmlsdh, vqdmulh and vqrdmulh
opcodes/ChangeLog:
2019-05-16 Andre Vieira <andre.simoesdiasvieira@arm.com>
Michael Collison <michael.collison@arm.com>
* arm-dis.c (enum mve_instructions): Add new instructions.
(enum mve_undefined): Add new reasons.
(is_mve_encoding_conflict): Handle new instructions.
(is_mve_undefined): Likewise.
(is_mve_unpredictable): Likewise.
(print_mve_undefined): Likewise.
(print_mve_size): Likewise.
(print_insn_mve): Likewise.
2019-05-16 21:32:01 +08:00
|
|
|
|
2019-05-16 Andre Vieira <andre.simoesdiasvieira@arm.com>
|
|
|
|
|
Michael Collison <michael.collison@arm.com>
|
|
|
|
|
|
|
|
|
|
* arm-dis.c (enum mve_instructions): Add new instructions.
|
|
|
|
|
(enum mve_undefined): Add new reasons.
|
|
|
|
|
(is_mve_encoding_conflict): Handle new instructions.
|
|
|
|
|
(is_mve_undefined): Likewise.
|
|
|
|
|
(is_mve_unpredictable): Likewise.
|
|
|
|
|
(print_mve_undefined): Likewise.
|
|
|
|
|
(print_mve_size): Likewise.
|
|
|
|
|
(print_insn_mve): Likewise.
|
|
|
|
|
|
2019-05-16 21:30:38 +08:00
|
|
|
|
2019-05-16 Andre Vieira <andre.simoesdiasvieira@arm.com>
|
|
|
|
|
Michael Collison <michael.collison@arm.com>
|
|
|
|
|
|
|
|
|
|
* arm-dis.c (enum mve_instructions): Add new instructions.
|
|
|
|
|
(is_mve_encoding_conflict): Handle new instructions.
|
|
|
|
|
(is_mve_undefined): Likewise.
|
|
|
|
|
(is_mve_unpredictable): Likewise.
|
|
|
|
|
(print_mve_size): Likewise.
|
|
|
|
|
(print_insn_mve): Likewise.
|
|
|
|
|
|
2019-05-16 21:29:36 +08:00
|
|
|
|
2019-05-16 Andre Vieira <andre.simoesdiasvieira@arm.com>
|
|
|
|
|
Michael Collison <michael.collison@arm.com>
|
|
|
|
|
|
|
|
|
|
* arm-dis.c (enum mve_instructions): Add new instructions.
|
|
|
|
|
(enum mve_unpredictable): Add new reasons.
|
|
|
|
|
(enum mve_undefined): Likewise.
|
|
|
|
|
(is_mve_okay_in_it): Handle new isntructions.
|
|
|
|
|
(is_mve_encoding_conflict): Likewise.
|
|
|
|
|
(is_mve_undefined): Likewise.
|
|
|
|
|
(is_mve_unpredictable): Likewise.
|
|
|
|
|
(print_mve_vmov_index): Likewise.
|
|
|
|
|
(print_simd_imm8): Likewise.
|
|
|
|
|
(print_mve_undefined): Likewise.
|
|
|
|
|
(print_mve_unpredictable): Likewise.
|
|
|
|
|
(print_mve_size): Likewise.
|
|
|
|
|
(print_insn_mve): Likewise.
|
|
|
|
|
|
2019-05-16 21:08:17 +08:00
|
|
|
|
2019-05-16 Andre Vieira <andre.simoesdiasvieira@arm.com>
|
|
|
|
|
Michael Collison <michael.collison@arm.com>
|
|
|
|
|
|
|
|
|
|
* arm-dis.c (enum mve_instructions): Add new instructions.
|
|
|
|
|
(enum mve_unpredictable): Add new reasons.
|
|
|
|
|
(enum mve_undefined): Likewise.
|
|
|
|
|
(is_mve_encoding_conflict): Handle new instructions.
|
|
|
|
|
(is_mve_undefined): Likewise.
|
|
|
|
|
(is_mve_unpredictable): Likewise.
|
|
|
|
|
(print_mve_undefined): Likewise.
|
|
|
|
|
(print_mve_unpredictable): Likewise.
|
|
|
|
|
(print_mve_rounding_mode): Likewise.
|
|
|
|
|
(print_mve_vcvt_size): Likewise.
|
|
|
|
|
(print_mve_size): Likewise.
|
|
|
|
|
(print_insn_mve): Likewise.
|
|
|
|
|
|
2019-05-16 21:06:46 +08:00
|
|
|
|
2019-05-16 Andre Vieira <andre.simoesdiasvieira@arm.com>
|
|
|
|
|
Michael Collison <michael.collison@arm.com>
|
|
|
|
|
|
|
|
|
|
* arm-dis.c (enum mve_instructions): Add new instructions.
|
|
|
|
|
(enum mve_unpredictable): Add new reasons.
|
|
|
|
|
(enum mve_undefined): Likewise.
|
|
|
|
|
(is_mve_undefined): Handle new instructions.
|
|
|
|
|
(is_mve_unpredictable): Likewise.
|
|
|
|
|
(print_mve_undefined): Likewise.
|
|
|
|
|
(print_mve_unpredictable): Likewise.
|
|
|
|
|
(print_mve_size): Likewise.
|
|
|
|
|
(print_insn_mve): Likewise.
|
|
|
|
|
|
2019-05-16 21:05:38 +08:00
|
|
|
|
2019-05-16 Andre Vieira <andre.simoesdiasvieira@arm.com>
|
|
|
|
|
Michael Collison <michael.collison@arm.com>
|
|
|
|
|
|
|
|
|
|
* arm-dis.c (enum mve_instructions): Add new instructions.
|
|
|
|
|
(enum mve_undefined): Add new reasons.
|
|
|
|
|
(insns): Add new instructions.
|
|
|
|
|
(is_mve_encoding_conflict):
|
|
|
|
|
(print_mve_vld_str_addr): New print function.
|
|
|
|
|
(is_mve_undefined): Handle new instructions.
|
|
|
|
|
(is_mve_unpredictable): Likewise.
|
|
|
|
|
(print_mve_undefined): Likewise.
|
|
|
|
|
(print_mve_size): Likewise.
|
|
|
|
|
(print_insn_coprocessor_1): Handle MVE VLDR, VSTR instructions.
|
|
|
|
|
(print_insn_mve): Handle new operands.
|
|
|
|
|
|
2019-05-16 21:04:35 +08:00
|
|
|
|
2019-05-16 Andre Vieira <andre.simoesdiasvieira@arm.com>
|
|
|
|
|
Michael Collison <michael.collison@arm.com>
|
|
|
|
|
|
|
|
|
|
* arm-dis.c (enum mve_instructions): Add new instructions.
|
|
|
|
|
(enum mve_unpredictable): Add new reasons.
|
|
|
|
|
(is_mve_encoding_conflict): Handle new instructions.
|
|
|
|
|
(is_mve_unpredictable): Likewise.
|
|
|
|
|
(mve_opcodes): Add new instructions.
|
|
|
|
|
(print_mve_unpredictable): Handle new reasons.
|
|
|
|
|
(print_mve_register_blocks): New print function.
|
|
|
|
|
(print_mve_size): Handle new instructions.
|
|
|
|
|
(print_insn_mve): Likewise.
|
|
|
|
|
|
2019-05-16 21:02:05 +08:00
|
|
|
|
2019-05-16 Andre Vieira <andre.simoesdiasvieira@arm.com>
|
|
|
|
|
Michael Collison <michael.collison@arm.com>
|
|
|
|
|
|
|
|
|
|
* arm-dis.c (enum mve_instructions): Add new instructions.
|
|
|
|
|
(enum mve_unpredictable): Add new reasons.
|
|
|
|
|
(enum mve_undefined): Likewise.
|
|
|
|
|
(is_mve_encoding_conflict): Handle new instructions.
|
|
|
|
|
(is_mve_undefined): Likewise.
|
|
|
|
|
(is_mve_unpredictable): Likewise.
|
|
|
|
|
(coprocessor_opcodes): Move NEON VDUP from here...
|
|
|
|
|
(neon_opcodes): ... to here.
|
|
|
|
|
(mve_opcodes): Add new instructions.
|
|
|
|
|
(print_mve_undefined): Handle new reasons.
|
|
|
|
|
(print_mve_unpredictable): Likewise.
|
|
|
|
|
(print_mve_size): Handle new instructions.
|
|
|
|
|
(print_insn_neon): Handle vdup.
|
|
|
|
|
(print_insn_mve): Handle new operands.
|
|
|
|
|
|
2019-05-16 20:57:57 +08:00
|
|
|
|
2019-05-16 Andre Vieira <andre.simoesdiasvieira@arm.com>
|
|
|
|
|
Michael Collison <michael.collison@arm.com>
|
|
|
|
|
|
|
|
|
|
* arm-dis.c (enum mve_instructions): Add new instructions.
|
|
|
|
|
(enum mve_unpredictable): Add new values.
|
|
|
|
|
(mve_opcodes): Add new instructions.
|
|
|
|
|
(vec_condnames): New array with vector conditions.
|
|
|
|
|
(mve_predicatenames): New array with predicate suffixes.
|
|
|
|
|
(mve_vec_sizename): New array with vector sizes.
|
|
|
|
|
(enum vpt_pred_state): New enum with vector predication states.
|
|
|
|
|
(struct vpt_block): New struct type for vpt blocks.
|
|
|
|
|
(vpt_block_state): Global struct to keep track of state.
|
|
|
|
|
(mve_extract_pred_mask): New helper function.
|
|
|
|
|
(num_instructions_vpt_block): Likewise.
|
|
|
|
|
(mark_outside_vpt_block): Likewise.
|
|
|
|
|
(mark_inside_vpt_block): Likewise.
|
|
|
|
|
(invert_next_predicate_state): Likewise.
|
|
|
|
|
(update_next_predicate_state): Likewise.
|
|
|
|
|
(update_vpt_block_state): Likewise.
|
|
|
|
|
(is_vpt_instruction): Likewise.
|
|
|
|
|
(is_mve_encoding_conflict): Add entries for new instructions.
|
|
|
|
|
(is_mve_unpredictable): Likewise.
|
|
|
|
|
(print_mve_unpredictable): Handle new cases.
|
|
|
|
|
(print_instruction_predicate): Likewise.
|
|
|
|
|
(print_mve_size): New function.
|
|
|
|
|
(print_vec_condition): New function.
|
|
|
|
|
(print_insn_mve): Handle vpt blocks and new print operands.
|
|
|
|
|
|
2019-05-16 20:55:20 +08:00
|
|
|
|
2019-05-16 Andre Vieira <andre.simoesdiasvieira@arm.com>
|
|
|
|
|
|
|
|
|
|
* arm-dis.c (print_insn_coprocessor_1): Disable the use of coprocessors
|
|
|
|
|
8, 14 and 15 for Armv8.1-M Mainline.
|
|
|
|
|
|
2019-05-16 20:54:24 +08:00
|
|
|
|
2019-05-16 Andre Vieira <andre.simoesdiasvieira@arm.com>
|
|
|
|
|
Michael Collison <michael.collison@arm.com>
|
|
|
|
|
|
|
|
|
|
* arm-dis.c (enum mve_instructions): New enum.
|
|
|
|
|
(enum mve_unpredictable): Likewise.
|
|
|
|
|
(enum mve_undefined): Likewise.
|
|
|
|
|
(struct mopcode32): New struct.
|
|
|
|
|
(is_mve_okay_in_it): New function.
|
|
|
|
|
(is_mve_architecture): Likewise.
|
|
|
|
|
(arm_decode_field): Likewise.
|
|
|
|
|
(arm_decode_field_multiple): Likewise.
|
|
|
|
|
(is_mve_encoding_conflict): Likewise.
|
|
|
|
|
(is_mve_undefined): Likewise.
|
|
|
|
|
(is_mve_unpredictable): Likewise.
|
|
|
|
|
(print_mve_undefined): Likewise.
|
|
|
|
|
(print_mve_unpredictable): Likewise.
|
|
|
|
|
(print_insn_coprocessor_1): Use arm_decode_field_multiple.
|
|
|
|
|
(print_insn_mve): New function.
|
|
|
|
|
(print_insn_thumb32): Handle MVE architecture.
|
|
|
|
|
(select_arm_features): Force thumb for Armv8.1-m Mainline.
|
|
|
|
|
|
2019-05-10 23:57:31 +08:00
|
|
|
|
2019-05-10 Nick Clifton <nickc@redhat.com>
|
|
|
|
|
|
|
|
|
|
PR 24538
|
|
|
|
|
* ia64-opc.c (ia64_find_matching_opcode): Check for reaching the
|
|
|
|
|
end of the table prematurely.
|
|
|
|
|
|
2019-05-07 00:29:20 +08:00
|
|
|
|
2019-05-10 Faraz Shahbazker <fshahbazker@wavecomp.com>
|
|
|
|
|
|
|
|
|
|
* mips-opc.c (mips_opcodes): Enable ADD, SUB, DADD and DSUB
|
|
|
|
|
macros for R6.
|
|
|
|
|
|
2019-05-11 08:12:00 +08:00
|
|
|
|
2019-05-11 Alan Modra <amodra@gmail.com>
|
|
|
|
|
|
|
|
|
|
* ppc-dis.c (print_insn_powerpc) Don't skip optional operands
|
|
|
|
|
when -Mraw is in effect.
|
|
|
|
|
|
2019-05-09 17:29:28 +08:00
|
|
|
|
2019-05-09 Matthew Malcomson <matthew.malcomson@arm.com>
|
|
|
|
|
|
|
|
|
|
* aarch64-dis-2.c: Regenerate.
|
|
|
|
|
* aarch64-tbl.h (OP_SVE_BBU): New variant set.
|
|
|
|
|
(OP_SVE_BBB): New variant set.
|
|
|
|
|
(OP_SVE_DDDD): New variant set.
|
|
|
|
|
(OP_SVE_HHH): New variant set.
|
|
|
|
|
(OP_SVE_HHHU): New variant set.
|
|
|
|
|
(OP_SVE_SSS): New variant set.
|
|
|
|
|
(OP_SVE_SSSU): New variant set.
|
|
|
|
|
(OP_SVE_SHH): New variant set.
|
|
|
|
|
(OP_SVE_SBBU): New variant set.
|
|
|
|
|
(OP_SVE_DSS): New variant set.
|
|
|
|
|
(OP_SVE_DHHU): New variant set.
|
|
|
|
|
(OP_SVE_VMV_HSD_BHS): New variant set.
|
|
|
|
|
(OP_SVE_VVU_HSD_BHS): New variant set.
|
|
|
|
|
(OP_SVE_VVVU_SD_BH): New variant set.
|
|
|
|
|
(OP_SVE_VVVU_BHSD): New variant set.
|
|
|
|
|
(OP_SVE_VVV_QHD_DBS): New variant set.
|
|
|
|
|
(OP_SVE_VVV_HSD_BHS): New variant set.
|
|
|
|
|
(OP_SVE_VVV_HSD_BHS2): New variant set.
|
|
|
|
|
(OP_SVE_VVV_BHS_HSD): New variant set.
|
|
|
|
|
(OP_SVE_VV_BHS_HSD): New variant set.
|
|
|
|
|
(OP_SVE_VVV_SD): New variant set.
|
|
|
|
|
(OP_SVE_VVU_BHS_HSD): New variant set.
|
|
|
|
|
(OP_SVE_VZVV_SD): New variant set.
|
|
|
|
|
(OP_SVE_VZVV_BH): New variant set.
|
|
|
|
|
(OP_SVE_VZV_SD): New variant set.
|
|
|
|
|
(aarch64_opcode_table): Add sve2 instructions.
|
|
|
|
|
|
2019-05-09 17:29:27 +08:00
|
|
|
|
2019-05-09 Matthew Malcomson <matthew.malcomson@arm.com>
|
|
|
|
|
|
|
|
|
|
* aarch64-asm-2.c: Regenerated.
|
|
|
|
|
* aarch64-dis-2.c: Regenerated.
|
|
|
|
|
* aarch64-opc-2.c: Regenerated.
|
|
|
|
|
* aarch64-opc.c (operand_general_constraint_met_p): Constraint checking
|
|
|
|
|
for SVE_SHLIMM_UNPRED_22.
|
|
|
|
|
(aarch64_print_operand): Add printing for SVE_SHLIMM_UNPRED_22.
|
|
|
|
|
* aarch64-tbl.h (AARCH64_OPERANDS): Use new SVE_SHLIMM_UNPRED_22
|
|
|
|
|
operand.
|
|
|
|
|
|
2019-05-09 17:29:26 +08:00
|
|
|
|
2019-05-09 Matthew Malcomson <matthew.malcomson@arm.com>
|
|
|
|
|
|
|
|
|
|
* aarch64-asm.c (aarch64_encode_variant_using_iclass): Handle
|
|
|
|
|
sve_size_tsz_bhs iclass encode.
|
|
|
|
|
* aarch64-dis.c (aarch64_decode_variant_using_iclass): Handle
|
|
|
|
|
sve_size_tsz_bhs iclass decode.
|
|
|
|
|
|
2019-05-09 17:29:24 +08:00
|
|
|
|
2019-05-09 Matthew Malcomson <matthew.malcomson@arm.com>
|
|
|
|
|
|
|
|
|
|
* aarch64-asm-2.c: Regenerated.
|
|
|
|
|
* aarch64-dis-2.c: Regenerated.
|
|
|
|
|
* aarch64-opc-2.c: Regenerated.
|
|
|
|
|
* aarch64-opc.c (operand_general_constraint_met_p): Constraint checking
|
|
|
|
|
for SVE_Zm4_11_INDEX.
|
|
|
|
|
(aarch64_print_operand): Add printing for SVE_Zm4_11_INDEX.
|
|
|
|
|
(fields): Handle SVE_i2h field.
|
|
|
|
|
* aarch64-opc.h (enum aarch64_field_kind): New SVE_i2h field.
|
|
|
|
|
* aarch64-tbl.h (AARCH64_OPERANDS): Use new SVE_Zm4_11_INDEX operand.
|
|
|
|
|
|
2019-05-09 17:29:23 +08:00
|
|
|
|
2019-05-09 Matthew Malcomson <matthew.malcomson@arm.com>
|
|
|
|
|
|
|
|
|
|
* aarch64-asm.c (aarch64_encode_variant_using_iclass): Handle
|
|
|
|
|
sve_shift_tsz_bhsd iclass encode.
|
|
|
|
|
* aarch64-dis.c (aarch64_decode_variant_using_iclass): Handle
|
|
|
|
|
sve_shift_tsz_bhsd iclass decode.
|
|
|
|
|
|
2019-05-09 17:29:22 +08:00
|
|
|
|
2019-05-09 Matthew Malcomson <matthew.malcomson@arm.com>
|
|
|
|
|
|
|
|
|
|
* aarch64-asm-2.c: Regenerated.
|
|
|
|
|
* aarch64-dis-2.c: Regenerated.
|
|
|
|
|
* aarch64-opc-2.c: Regenerated.
|
|
|
|
|
* aarch64-asm.c (aarch64_ins_sve_shrimm):
|
|
|
|
|
(aarch64_encode_variant_using_iclass): Handle
|
|
|
|
|
sve_shift_tsz_hsd iclass encode.
|
|
|
|
|
* aarch64-dis.c (aarch64_decode_variant_using_iclass): Handle
|
|
|
|
|
sve_shift_tsz_hsd iclass decode.
|
|
|
|
|
* aarch64-opc.c (operand_general_constraint_met_p): Constraint checking
|
|
|
|
|
for SVE_SHRIMM_UNPRED_22.
|
|
|
|
|
(aarch64_print_operand): Add printing for SVE_SHRIMM_UNPRED_22.
|
|
|
|
|
* aarch64-tbl.h (AARCH64_OPERANDS): Use new SVE_SHRIMM_UNPRED_22
|
|
|
|
|
operand.
|
|
|
|
|
|
2019-05-09 17:29:21 +08:00
|
|
|
|
2019-05-09 Matthew Malcomson <matthew.malcomson@arm.com>
|
|
|
|
|
|
|
|
|
|
* aarch64-asm.c (aarch64_encode_variant_using_iclass): Handle
|
|
|
|
|
sve_size_013 iclass encode.
|
|
|
|
|
* aarch64-dis.c (aarch64_decode_variant_using_iclass): Handle
|
|
|
|
|
sve_size_013 iclass decode.
|
|
|
|
|
|
2019-05-09 17:29:20 +08:00
|
|
|
|
2019-05-09 Matthew Malcomson <matthew.malcomson@arm.com>
|
|
|
|
|
|
|
|
|
|
* aarch64-asm.c (aarch64_encode_variant_using_iclass): Handle
|
|
|
|
|
sve_size_bh iclass encode.
|
|
|
|
|
* aarch64-dis.c (aarch64_decode_variant_using_iclass): Handle
|
|
|
|
|
sve_size_bh iclass decode.
|
|
|
|
|
|
2019-05-09 17:29:19 +08:00
|
|
|
|
2019-05-09 Matthew Malcomson <matthew.malcomson@arm.com>
|
|
|
|
|
|
|
|
|
|
* aarch64-asm.c (aarch64_encode_variant_using_iclass): Handle
|
|
|
|
|
sve_size_sd2 iclass encode.
|
|
|
|
|
* aarch64-dis.c (aarch64_decode_variant_using_iclass): Handle
|
|
|
|
|
sve_size_sd2 iclass decode.
|
|
|
|
|
* aarch64-opc.c (fields): Handle SVE_sz2 field.
|
|
|
|
|
* aarch64-opc.h (enum aarch64_field_kind): New SVE_sz2 field.
|
|
|
|
|
|
2019-05-09 17:29:18 +08:00
|
|
|
|
2019-05-09 Matthew Malcomson <matthew.malcomson@arm.com>
|
|
|
|
|
|
|
|
|
|
* aarch64-asm-2.c: Regenerated.
|
|
|
|
|
* aarch64-dis-2.c: Regenerated.
|
|
|
|
|
* aarch64-opc-2.c: Regenerated.
|
|
|
|
|
* aarch64-opc.c (operand_general_constraint_met_p): Constraint checking
|
|
|
|
|
for SVE_ADDR_ZX.
|
|
|
|
|
(aarch64_print_operand): Add printing for SVE_ADDR_ZX.
|
|
|
|
|
* aarch64-tbl.h (AARCH64_OPERANDS): Use new SVE_ADDR_ZX operand.
|
|
|
|
|
|
2019-05-09 17:29:17 +08:00
|
|
|
|
2019-05-09 Matthew Malcomson <matthew.malcomson@arm.com>
|
|
|
|
|
|
|
|
|
|
* aarch64-asm-2.c: Regenerated.
|
|
|
|
|
* aarch64-dis-2.c: Regenerated.
|
|
|
|
|
* aarch64-opc-2.c: Regenerated.
|
|
|
|
|
* aarch64-opc.c (operand_general_constraint_met_p): Constraint checking
|
|
|
|
|
for SVE_Zm3_11_INDEX.
|
|
|
|
|
(aarch64_print_operand): Add printing for SVE_Zm3_11_INDEX.
|
|
|
|
|
(fields): Handle SVE_i3l and SVE_i3h2 fields.
|
|
|
|
|
* aarch64-opc.h (enum aarch64_field_kind): New SVE_i3l and SVE_i3h2
|
|
|
|
|
fields.
|
|
|
|
|
* aarch64-tbl.h (AARCH64_OPERANDS): Use new SVE_Zm3_11_INDEX operand.
|
|
|
|
|
|
2019-05-09 17:29:16 +08:00
|
|
|
|
2019-05-09 Matthew Malcomson <matthew.malcomson@arm.com>
|
|
|
|
|
|
|
|
|
|
* aarch64-asm.c (aarch64_encode_variant_using_iclass): Handle
|
|
|
|
|
sve_size_hsd2 iclass encode.
|
|
|
|
|
* aarch64-dis.c (aarch64_decode_variant_using_iclass): Handle
|
|
|
|
|
sve_size_hsd2 iclass decode.
|
|
|
|
|
* aarch64-opc.c (fields): Handle SVE_size field.
|
|
|
|
|
* aarch64-opc.h (enum aarch64_field_kind): New SVE_size field.
|
|
|
|
|
|
2019-05-09 17:29:15 +08:00
|
|
|
|
2019-05-09 Matthew Malcomson <matthew.malcomson@arm.com>
|
|
|
|
|
|
|
|
|
|
* aarch64-asm-2.c: Regenerated.
|
|
|
|
|
* aarch64-dis-2.c: Regenerated.
|
|
|
|
|
* aarch64-opc-2.c: Regenerated.
|
|
|
|
|
* aarch64-opc.c (operand_general_constraint_met_p): Constraint checking
|
|
|
|
|
for SVE_IMM_ROT3.
|
|
|
|
|
(aarch64_print_operand): Add printing for SVE_IMM_ROT3.
|
|
|
|
|
(fields): Handle SVE_rot3 field.
|
|
|
|
|
* aarch64-opc.h (enum aarch64_field_kind): New SVE_rot3 field.
|
|
|
|
|
* aarch64-tbl.h (AARCH64_OPERANDS): Use new SVE_IMM_ROT3 operand.
|
|
|
|
|
|
2019-05-09 17:29:13 +08:00
|
|
|
|
2019-05-09 Matthew Malcomson <matthew.malcomson@arm.com>
|
|
|
|
|
|
|
|
|
|
* aarch64-opc.c (verify_constraints): Check for movprfx for sve2
|
|
|
|
|
instructions.
|
|
|
|
|
|
[binutils][aarch64] SVE2 feature extension flags.
Include all feature flag macros.
The "sve2" extension that enables the core sve2 instructions.
This also enables the sve extension, since sve is a requirement of sve2.
Extra optional sve2 features are the bitperm, sm4, aes, and sha3 extensions.
These are all given extra feature flags, "bitperm", "sve2-sm4",
"sve2-aes", and "sve2-sha3" respectively.
The sm4, aes, and sha3 extensions are explicitly marked as sve2
extensions to distinguish them from the corresponding NEON extensions.
Rather than continue extending the current feature flag numbers, I used
some bits that have been skipped.
gas/ChangeLog:
2019-05-09 Matthew Malcomson <matthew.malcomson@arm.com>
* config/tc-aarch64.c: Add command line architecture feature flags
"sve2", "sve2-sm4", "sve2-aes", "sve2-sha3", "bitperm".
* doc/c-aarch64.texi: Document new architecture feature flags.
include/ChangeLog:
2019-05-09 Matthew Malcomson <matthew.malcomson@arm.com>
* opcode/aarch64.h (AARCH64_FEATURE_SVE2
AARCH64_FEATURE_SVE2_AES, AARCH64_FEATURE_SVE2_BITPERM,
AARCH64_FEATURE_SVE2_SM4, AARCH64_FEATURE_SVE2_SHA3): New
feature macros.
opcodes/ChangeLog:
2019-05-09 Matthew Malcomson <matthew.malcomson@arm.com>
* aarch64-tbl.h
(aarch64_feature_sve2, aarch64_feature_sve2aes,
aarch64_feature_sve2sha3, aarch64_feature_sve2sm4,
aarch64_feature_sve2bitperm): New feature sets.
(SVE2, SVE2_AES, SVE2_SHA3, SVE2_SM4, SVE2_BITPERM): New macros
for feature set addresses.
(SVE2_INSN, SVE2_INSNC, SVE2AES_INSN, SVE2SHA3_INSN,
SVE2SM4_INSN, SVE2SM4_INSNC, SVE2BITPERM_INSN): New macros.
2019-05-09 17:29:12 +08:00
|
|
|
|
2019-05-09 Matthew Malcomson <matthew.malcomson@arm.com>
|
|
|
|
|
|
|
|
|
|
* aarch64-tbl.h
|
|
|
|
|
(aarch64_feature_sve2, aarch64_feature_sve2aes,
|
|
|
|
|
aarch64_feature_sve2sha3, aarch64_feature_sve2sm4,
|
|
|
|
|
aarch64_feature_sve2bitperm): New feature sets.
|
|
|
|
|
(SVE2, SVE2_AES, SVE2_SHA3, SVE2_SM4, SVE2_BITPERM): New macros
|
|
|
|
|
for feature set addresses.
|
|
|
|
|
(SVE2_INSN, SVE2_INSNC, SVE2AES_INSN, SVE2SHA3_INSN,
|
|
|
|
|
SVE2SM4_INSN, SVE2SM4_INSNC, SVE2BITPERM_INSN): New macros.
|
|
|
|
|
|
Add load-link, store-conditional paired EVA instructions
Add paired load-link and store-conditional instructions to the
EVA ASE for MIPS32R6[1]. These instructions are optional within
the EVA ASE. Their presence is indicated by the XNP bit in the
Config5 register.
[1] "MIPS Architecture for Programmers Volume II-A: The MIPS32
Instruction Set Manual", Imagination Technologies Ltd., Document
Number: MD00086, Revision 6.06, December 15, 2016, Section 3.2
"Alphabetical List of Instructions", pp. 230-231, pp. 357-360.
gas/
* config/tc-mips.c (mips_set_ase): Handle ASE_EVA_R6.
(macro) <M_LLWPE_AB, M_SCWPE_AB>: New cases.
(mips_after_parse_args): Translate EVA to EVA_R6.
* testsuite/gas/mips/ase-errors-1.s: Add new instructions.
* testsuite/gas/mips/eva.s: Likewise.
* testsuite/gas/mips/ase-errors-1.l: Check errors for
new instructions.
* testsuite/gas/mips/mipsr6@eva.d: Check new test cases.
include/
* opcode/mips.h (ASE_EVA_R6): New macro.
(M_LLWPE_AB, M_SCWPE_AB): New enum values.
opcodes/
* mips-dis.c (mips_calculate_combination_ases): Add ISA
argument and set ASE_EVA_R6 appropriately.
(set_default_mips_dis_options): Pass ISA to above.
(parse_mips_dis_option): Likewise.
* mips-opc.c (EVAR6): New macro.
(mips_builtin_opcodes): Add llwpe, scwpe.
Derived from patch authored by Andrew Bennett <andrew.bennett@imgtec.com>
2019-04-29 09:21:00 +08:00
|
|
|
|
2019-05-06 Andrew Bennett <andrew.bennett@imgtec.com>
|
|
|
|
|
Faraz Shahbazker <fshahbazker@wavecomp.com>
|
|
|
|
|
|
|
|
|
|
* mips-dis.c (mips_calculate_combination_ases): Add ISA
|
|
|
|
|
argument and set ASE_EVA_R6 appropriately.
|
|
|
|
|
(set_default_mips_dis_options): Pass ISA to above.
|
|
|
|
|
(parse_mips_dis_option): Likewise.
|
|
|
|
|
* mips-opc.c (EVAR6): New macro.
|
|
|
|
|
(mips_builtin_opcodes): Add llwpe, scwpe.
|
|
|
|
|
|
2019-05-02 00:14:01 +08:00
|
|
|
|
2019-05-01 Sudakshina Das <sudi.das@arm.com>
|
|
|
|
|
|
|
|
|
|
* aarch64-asm-2.c: Regenerated.
|
|
|
|
|
* aarch64-dis-2.c: Regenerated.
|
|
|
|
|
* aarch64-opc-2.c: Regenerated.
|
|
|
|
|
* aarch64-opc.c (operand_general_constraint_met_p): Add case for
|
|
|
|
|
AARCH64_OPND_TME_UIMM16.
|
|
|
|
|
(aarch64_print_operand): Likewise.
|
|
|
|
|
* aarch64-tbl.h (QL_IMM_NIL): New.
|
|
|
|
|
(TME): New.
|
|
|
|
|
(_TME_INSN): New.
|
|
|
|
|
(struct aarch64_opcode): Add tstart, tcommit, ttest and tcancel.
|
|
|
|
|
|
2019-04-29 22:05:54 +08:00
|
|
|
|
2019-04-29 John Darrington <john@darrington.wattle.id.au>
|
|
|
|
|
|
|
|
|
|
* s12z-opc.c (shift_discrim): Return OP_INVALID when reading fails.
|
|
|
|
|
|
[MIPS] Add load-link, store-conditional paired instructions
Add several baseline MIPS32R6[1] and MIPS64R6[2] instructions
that were omitted from the initial spec. These instructions
are optional in implementations but not associated with any
ASE or pseudo-ASE. Their presence is indicated by the XNP bit
in the Config5 register.
[1] "MIPS Architecture for Programmers Volume II-A: The MIPS32
Instruction Set Manual", Imagination Technologies Ltd., Document
Number: MD00086, Revision 6.06, December 15, 2016, Section 3.2
"Alphabetical List of Instructions", pp. 228-229, pp. 354-357.
[2] "MIPS Architecture for Programmers Volume II-A: The MIPS64
Instruction Set Manual", Imagination Technologies Ltd., Document
Number: MD00087, Revision 6.06, December 15, 2016, Section 3.2
"Alphabetical List of Instructions", pp. 289-290 and pp. 458-460.
gas/
* config/tc-mips.c (macro) <M_LLWP_AB, M_LLDP_AB, M_SCWP_AB,
M_SCDP_AB>: New cases and expansions for paired instructions.
* testsuite/gas/mips/llpscp-32.s: New test source.
* testsuite/gas/mips/llpscp-64.s: Likewise.
* testsuite/gas/mips/llpscp-32.d: New test.
* testsuite/gas/mips/llpscp-64.d: Likewise.
* testsuite/gas/mips/mips.exp: Run the new tests.
* testsuite/gas/mips/r6.s: Add new instructions to test source.
* testsuite/gas/mips/r6-64.s: Likewise.
* testsuite/gas/mips/r6-64-n32.d: Check new instructions.
* testsuite/gas/mips/r6-64-n64.d: Likewise.
* testsuite/gas/mips/r6-n32.d: Likewise.
* testsuite/gas/mips/r6-n64.d: Likwwise.
* testsuite/gas/mips/r6.d: Likewise.
include/
* opcode/mips.h (M_LLWP_AB, M_LLDP_AB): New enum values.
(M_SCWP_AB, M_SCDP_AB): Likewise.
opcodes/
* mips-opc.c (mips_builtin_opcodes): Add llwp, lldp, scwp, scdp.
2019-04-23 06:12:09 +08:00
|
|
|
|
2019-04-26 Andrew Bennett <andrew.bennett@imgtec.com>
|
|
|
|
|
Faraz Shahbazker <fshahbazker@wavecomp.com>
|
|
|
|
|
|
|
|
|
|
* mips-opc.c (mips_builtin_opcodes): Add llwp, lldp, scwp, scdp.
|
|
|
|
|
|
2019-04-15 15:25:23 +08:00
|
|
|
|
2019-04-24 John Darrington <john@darrington.wattle.id.au>
|
|
|
|
|
|
|
|
|
|
* s12z-opc.h: Add extern "C" bracketing to help
|
|
|
|
|
users who wish to use this interface in c++ code.
|
|
|
|
|
|
2019-04-24 15:41:23 +08:00
|
|
|
|
2019-04-24 John Darrington <john@darrington.wattle.id.au>
|
|
|
|
|
|
|
|
|
|
* s12z-opc.c (bm_decode): Handle bit map operations with the
|
|
|
|
|
"reserved0" mode.
|
|
|
|
|
|
2019-04-15 19:23:24 +08:00
|
|
|
|
2019-04-15 Thomas Preud'homme <thomas.preudhomme@arm.com>
|
|
|
|
|
|
|
|
|
|
* arm-dis.c (coprocessor_opcodes): Document new %J and %K format
|
|
|
|
|
specifier. Add entries for VLDR and VSTR of system registers.
|
|
|
|
|
(print_insn_coprocessor): Forbid coprocessor numbers 8, 14 and 15 in
|
|
|
|
|
coprocessor instructions on Armv8.1-M Mainline targets. Add handling
|
|
|
|
|
of %J and %K format specifier.
|
|
|
|
|
|
2019-04-15 19:18:16 +08:00
|
|
|
|
2019-04-15 Thomas Preud'homme <thomas.preudhomme@arm.com>
|
|
|
|
|
|
|
|
|
|
* arm-dis.c (coprocessor_opcodes): Document new %C format control code.
|
|
|
|
|
Add new entries for VSCCLRM instruction.
|
|
|
|
|
(print_insn_coprocessor): Handle new %C format control code.
|
|
|
|
|
|
2019-04-15 19:14:38 +08:00
|
|
|
|
2019-04-15 Thomas Preud'homme <thomas.preudhomme@arm.com>
|
|
|
|
|
|
|
|
|
|
* arm-dis.c (enum isa): New enum.
|
|
|
|
|
(struct sopcode32): New structure.
|
|
|
|
|
(coprocessor_opcodes): change type of entries to struct sopcode32 and
|
|
|
|
|
set isa field of all current entries to ANY.
|
|
|
|
|
(print_insn_coprocessor): Change type of insn to struct sopcode32.
|
|
|
|
|
Only match an entry if its isa field allows the current mode.
|
|
|
|
|
|
2019-04-15 19:07:20 +08:00
|
|
|
|
2019-04-15 Thomas Preud'homme <thomas.preudhomme@arm.com>
|
|
|
|
|
|
|
|
|
|
* arm-dis.c (thumb_opcodes): Document %n control code. Add entry for
|
|
|
|
|
CLRM.
|
|
|
|
|
(print_insn_thumb32): Add logic to print %n CLRM register list.
|
|
|
|
|
|
2019-04-15 18:58:47 +08:00
|
|
|
|
2019-04-15 Sudakshina Das <sudi.das@arm.com>
|
|
|
|
|
|
|
|
|
|
* arm-dis.c (print_insn_thumb32): Updated to accept new %P
|
|
|
|
|
and %Q patterns.
|
|
|
|
|
|
2019-04-15 18:53:25 +08:00
|
|
|
|
2019-04-15 Sudakshina Das <sudi.das@arm.com>
|
|
|
|
|
|
|
|
|
|
* arm-dis.c (thumb32_opcodes): New instruction bfcsel.
|
|
|
|
|
(print_insn_thumb32): Edit the switch case for %Z.
|
|
|
|
|
|
2019-04-15 18:46:54 +08:00
|
|
|
|
2019-04-15 Sudakshina Das <sudi.das@arm.com>
|
|
|
|
|
|
|
|
|
|
* arm-dis.c (print_insn_thumb32): Updated to accept new %Z pattern.
|
|
|
|
|
|
2019-04-15 18:42:10 +08:00
|
|
|
|
2019-04-15 Sudakshina Das <sudi.das@arm.com>
|
|
|
|
|
|
|
|
|
|
* arm-dis.c (thumb32_opcodes): New instruction bfl.
|
|
|
|
|
|
2019-04-15 18:37:51 +08:00
|
|
|
|
2019-04-15 Sudakshina Das <sudi.das@arm.com>
|
|
|
|
|
|
|
|
|
|
* arm-dis.c (print_insn_thumb32): Updated to accept new %Y pattern.
|
|
|
|
|
|
2019-04-15 18:29:14 +08:00
|
|
|
|
2019-04-15 Sudakshina Das <sudi.das@arm.com>
|
|
|
|
|
|
|
|
|
|
* arm-dis.c (print_insn_thumb32): Add '%<bitfield>S' to print an
|
|
|
|
|
Arm register with r13 and r15 unpredictable.
|
|
|
|
|
(thumb32_opcodes): New instructions for bfx and bflx.
|
|
|
|
|
|
2019-04-15 18:25:12 +08:00
|
|
|
|
2019-04-15 Sudakshina Das <sudi.das@arm.com>
|
|
|
|
|
|
|
|
|
|
* arm-dis.c (thumb32_opcodes): New instructions for bf.
|
|
|
|
|
|
2019-04-15 18:18:57 +08:00
|
|
|
|
2019-04-15 Sudakshina Das <sudi.das@arm.com>
|
|
|
|
|
|
|
|
|
|
* arm-dis.c (print_insn_thumb32): Updated to accept new %W pattern.
|
|
|
|
|
|
2019-04-15 18:06:30 +08:00
|
|
|
|
2019-04-15 Sudakshina Das <sudi.das@arm.com>
|
|
|
|
|
|
|
|
|
|
* arm-dis.c (print_insn_thumb32): Updated to accept new %G pattern.
|
|
|
|
|
|
2019-04-15 17:54:42 +08:00
|
|
|
|
2019-04-15 Thomas Preud'homme <thomas.preudhomme@arm.com>
|
|
|
|
|
|
|
|
|
|
* arm-dis.c (select_arm_features): Add logic for Armv8.1-M Mainline.
|
|
|
|
|
|
2019-04-13 00:39:01 +08:00
|
|
|
|
2019-04-12 John Darrington <john@darrington.wattle.id.au>
|
|
|
|
|
|
|
|
|
|
s12z-dis.c, s12z-opc.c, s12z-opc.h: Replace "operator" with
|
|
|
|
|
"optr". ("operator" is a reserved word in c++).
|
|
|
|
|
|
[BINUTILS, AArch64, 2/2] Update Store Allocation Tag instructions
This patch updates the Store allocation tags instructions in
Armv8.5-A Memory Tagging Extension. This is part of the changes
that have been introduced recently in the 00bet10 release
All of these instructions have an updated register operand (Xt -> <Xt|SP>)
- STG <Xt|SP>, [<Xn|SP>, #<simm>]
- STG <Xt|SP>, [<Xn|SP>, #<simm>]!
- STG <Xt|SP>, [<Xn|SP>], #<simm>
- STZG <Xt|SP>, [<Xn|SP>, #<simm>]
- STZG <Xt|SP>, [<Xn|SP>, #<simm>]!
- STZG <Xt|SP>, [<Xn|SP>], #<simm>
- ST2G <Xt|SP>, [<Xn|SP>, #<simm>]
- ST2G <Xt|SP>, [<Xn|SP>, #<simm>]!
- ST2G <Xt|SP>, [<Xn|SP>], #<simm>
- STZ2G <Xt|SP>, [<Xn|SP>, #<simm>]
- STZ2G <Xt|SP>, [<Xn|SP>, #<simm>]!
- STZ2G <Xt|SP>, [<Xn|SP>], #<simm>
In order to accept <Rt|SP> a new operand type Rt_SP is introduced which has
the same field as FLD_Rt but follows other semantics of Rn_SP.
*** gas/ChangeLog ***
2019-04-11 Sudakshina Das <sudi.das@arm.com>
* config/tc-aarch64.c (process_omitted_operand): Add case for
AARCH64_OPND_Rt_SP.
(parse_operands): Likewise.
* testsuite/gas/aarch64/armv8_5-a-memtag.d: Update tests.
* testsuite/gas/aarch64/armv8_5-a-memtag.s: Likewise.
* testsuite/gas/aarch64/illegal-memtag.l: Likewise.
* testsuite/gas/aarch64/illegal-memtag.s: Likewise.
*** include/ChangeLog ***
2019-04-11 Sudakshina Das <sudi.das@arm.com>
* opcode/aarch64.h (enum aarch64_opnd): Add AARCH64_OPND_Rt_SP.
*** opcodes/ChangeLog ***
2019-04-11 Sudakshina Das <sudi.das@arm.com>
* aarch64-opc.c (aarch64_print_operand): Add case for
AARCH64_OPND_Rt_SP.
(verify_constraints): Likewise.
* aarch64-tbl.h (QL_LDST_AT): Update to add SP qualifier.
(struct aarch64_opcode): Update stg, stzg, st2g, stz2g instructions
to accept Rt|SP as first operand.
(AARCH64_OPERANDS): Add new Rt_SP.
* aarch64-asm-2.c: Regenerated.
* aarch64-dis-2.c: Regenerated.
* aarch64-opc-2.c: Regenerated.
2019-04-11 17:19:37 +08:00
|
|
|
|
2019-04-11 Sudakshina Das <sudi.das@arm.com>
|
|
|
|
|
|
|
|
|
|
* aarch64-opc.c (aarch64_print_operand): Add case for
|
|
|
|
|
AARCH64_OPND_Rt_SP.
|
|
|
|
|
(verify_constraints): Likewise.
|
|
|
|
|
* aarch64-tbl.h (QL_LDST_AT): Update to add SP qualifier.
|
|
|
|
|
(struct aarch64_opcode): Update stg, stzg, st2g, stz2g instructions
|
|
|
|
|
to accept Rt|SP as first operand.
|
|
|
|
|
(AARCH64_OPERANDS): Add new Rt_SP.
|
|
|
|
|
* aarch64-asm-2.c: Regenerated.
|
|
|
|
|
* aarch64-dis-2.c: Regenerated.
|
|
|
|
|
* aarch64-opc-2.c: Regenerated.
|
|
|
|
|
|
2019-04-11 17:13:23 +08:00
|
|
|
|
2019-04-11 Sudakshina Das <sudi.das@arm.com>
|
|
|
|
|
|
|
|
|
|
* aarch64-asm-2.c: Regenerated.
|
|
|
|
|
* aarch64-dis-2.c: Likewise.
|
|
|
|
|
* aarch64-opc-2.c: Likewise.
|
|
|
|
|
* aarch64-tbl.h (aarch64_opcode): Add new ldgm and stgm.
|
|
|
|
|
|
2019-04-09 17:30:26 +08:00
|
|
|
|
2019-04-09 Robert Suchanek <robert.suchanek@mips.com>
|
|
|
|
|
|
|
|
|
|
* mips-opc.c (mips_builtin_opcodes): Add RDHWR rt rd sel.
|
|
|
|
|
|
2019-04-09 02:06:04 +08:00
|
|
|
|
2019-04-08 H.J. Lu <hongjiu.lu@intel.com>
|
|
|
|
|
|
|
|
|
|
* i386-opc.tbl: Consolidate AVX512 BF16 entries.
|
|
|
|
|
* i386-init.h: Regenerated.
|
|
|
|
|
|
2019-04-07 19:17:06 +08:00
|
|
|
|
2019-04-07 Alan Modra <amodra@gmail.com>
|
|
|
|
|
|
|
|
|
|
* ppc-dis.c (print_insn_powerpc): Use a tiny state machine
|
|
|
|
|
op_separator to control printing of spaces, comma and parens
|
|
|
|
|
rather than need_comma, need_paren and spaces vars.
|
|
|
|
|
|
2019-04-07 19:12:16 +08:00
|
|
|
|
2019-04-07 Alan Modra <amodra@gmail.com>
|
|
|
|
|
|
|
|
|
|
PR 24421
|
|
|
|
|
* arm-dis.c (print_insn_coprocessor): Correct bracket placement.
|
|
|
|
|
(print_insn_neon, print_insn_arm): Likewise.
|
|
|
|
|
|
2019-04-06 02:03:01 +08:00
|
|
|
|
2019-04-05 Xuepeng Guo <xuepeng.guo@intel.com>
|
|
|
|
|
|
|
|
|
|
* i386-dis-evex.h (evex_table): Updated to support BF16
|
|
|
|
|
instructions.
|
|
|
|
|
* i386-dis.c (enum): Add EVEX_W_0F3852_P_1, EVEX_W_0F3872_P_1
|
|
|
|
|
and EVEX_W_0F3872_P_3.
|
|
|
|
|
* i386-gen.c (cpu_flag_init): Add CPU_AVX512_BF16_FLAGS.
|
|
|
|
|
(cpu_flags): Add bitfield for CpuAVX512_BF16.
|
|
|
|
|
* i386-opc.h (enum): Add CpuAVX512_BF16.
|
|
|
|
|
(i386_cpu_flags): Add bitfield for cpuavx512_bf16.
|
|
|
|
|
* i386-opc.tbl: Add AVX512 BF16 instructions.
|
|
|
|
|
* i386-init.h: Regenerated.
|
|
|
|
|
* i386-tbl.h: Likewise.
|
|
|
|
|
|
PowerPC bc extended branch mnemonics and "y" hints
This patch fixes a problem with disassembly of branch instructions
for processors complying with PowerPC ISA versions prior to version
2.0, ie. those that use "y" bit branch taken hints. Many of the
extended bcctr and bclr mnemonics that should have disassembled with a
"-" suffix, ie. not taken, did not display the "-" due to the ordering
in powerpc_opcodes. I believe it's been that way from the original
85dcf36d72b commit of ppc-opc.c.
I've also added a BH field (optional) to a few opcodes. This gives
better disassembly in raw mode, showing the branch taken hint in the
mnemonic as is done for bc. It would be reasonable to add a BH
field to all bcctr, bclr, and bctar extended mnemonics but that runs
into a small difficulty: Currently we print all or none of the
optional operands. That means for example that "bgectr cr2" would
display as "bgectr cr2,0" if a BH field is added to bgectr.
* ppc-opc.c (XLBH_MASK): Subtract off BH field from BB_MASK.
(powerpc_opcodes): Reorder bcctr and bclr extended mnemonics
to favour printing of "-" branch hint when using the "y" bit.
Allow BH field on bc{ctr,lr,tar}{,l}{-,+}.
2019-04-04 15:49:03 +08:00
|
|
|
|
2019-04-05 Alan Modra <amodra@gmail.com>
|
|
|
|
|
|
|
|
|
|
* ppc-opc.c (XLBH_MASK): Subtract off BH field from BB_MASK.
|
|
|
|
|
(powerpc_opcodes): Reorder bcctr and bclr extended mnemonics
|
|
|
|
|
to favour printing of "-" branch hint when using the "y" bit.
|
|
|
|
|
Allow BH field on bc{ctr,lr,tar}{,l}{-,+}.
|
|
|
|
|
|
2019-04-05 06:50:16 +08:00
|
|
|
|
2019-04-05 Alan Modra <amodra@gmail.com>
|
|
|
|
|
|
|
|
|
|
* ppc-dis.c (print_insn_powerpc): Delay printing spaces after
|
|
|
|
|
opcode until first operand is output.
|
|
|
|
|
|
Add extended mnemonics for bctar. Fix setting of 'at' branch hints.
opcodes/
PR gas/24349
* ppc-opc.c (valid_bo_pre_v2): Add comments.
(valid_bo_post_v2): Add support for 'at' branch hints.
(insert_bo): Only error on branch on ctr.
(get_bo_hint_mask): New function.
(insert_boe): Add new 'branch_taken' formal argument. Add support
for inserting 'at' branch hints.
(extract_boe): Add new 'branch_taken' formal argument. Add support
for extracting 'at' branch hints.
(insert_bom, extract_bom, insert_bop, extract_bop): New functions.
(BOE): Delete operand.
(BOM, BOP): New operands.
(RM): Update value.
(XLYLK, XLYLK_MASK, XLYBB_MASK): Delete.
(powerpc_opcodes) <bc-, bcl-, bca-, bcla-, bclr-, bclrl-, bcctr-,
bcctrl-, bctar-, bctarl->: Replace BOE with BOM.
(powerpc_opcodes) <bc+, bcl+, bca+, bcla+, bclr+, bclrl+, bcctr+,
bcctrl+, bctar+, bctarl+>: Replace BOE with BOP.
<bdnztar, bdnztarl, bdztar, bdztarl, btar, btarl, bdnztar-, bdnztarl-,
bdnztar+, bdnztarl+, bdztar-, bdztarl-, bdztar+, bdztarl+, bgetar,
bnltar, bgetarl, bnltarl, bletar, bngtar, bletarl, bngtarl, bnetar,
bnetarl, bnstar, bnutar, bnstarl, bnutarl, bgetar-, bnltar-, bgetarl-,
bnltarl-, bletar-, bngtar-, bletarl-, bngtarl-, bnetar-, bnetarl-,
bnstar-, bnutar-, bnstarl-, bnutarl-, bgetar+, bnltar+, bgetarl+,
bnltarl+, bletar+, bngtar+, bletarl+, bngtarl+, bnetar+, bnetarl+,
bnstar+, bnutar+, bnstarl+, bnutarl+, blttar, blttarl, bgttar, bgttarl,
beqtar, beqtarl, bsotar, buntar, bsotarl, buntarl, blttar-, blttarl-,
bgttar-, bgttarl-, beqtar-, beqtarl-, bsotar-, buntar-, bsotarl-,
buntarl-, blttar+, blttarl+, bgttar+, bgttarl+, beqtar+, beqtarl+,
bsotar+, buntar+, bsotarl+, buntarl+, bdnzftar, bdnzftarl, bdzftar,
bdzftarl, bftar, bftarl, bftar-, bftarl-, bftar+, bftarl+, bdnzttar,
bdnzttarl, bdzttar, bdzttarl, bttar, bttarl, bttar-, bttarl-, bttar+,
bttarl+>: New extended mnemonics.
gas/
PR gas/24349
* testsuite/gas/ppc/power8.s: (bdnztar, bdnztarl, bdztar, bdztarl,
btar, btarl, bdnztar-, bdnztarl-, bdnztar+, bdnztarl+, bdztar-,
bdztarl-, bdztar+, bdztarl+, bgetar, bnltar, bgetarl, bnltarl,
bletar, bngtar, bletarl, bngtarl, bnetar, bnetarl, bnstar, bnutar,
bnstarl, bnutarl, bgetar-, bnltar-, bgetarl-, bnltarl-, bletar-,
bngtar-, bletarl-, bngtarl-, bnetar-, bnetarl-, bnstar-, bnutar-,
bnstarl-, bnutarl-, bgetar+, bnltar+, bgetarl+, bnltarl+, bletar+,
bngtar+, bletarl+, bngtarl+, bnetar+, bnetarl+, bnstar+, bnutar+,
bnstarl+, bnutarl+, blttar, blttarl, bgttar, bgttarl, beqtar,
beqtarl, bsotar, buntar, bsotarl, buntarl, blttar-, blttarl-,
bgttar-, bgttarl-, beqtar-, beqtarl-, bsotar-, buntar-, bsotarl-,
buntarl-, blttar+, blttarl+, bgttar+, bgttarl+, beqtar+, beqtarl+,
bsotar+, buntar+, bsotarl+, buntarl+, bdnzftar, bdnzftarl, bdzftar,
bdzftarl, bftar, bftarl, bftar-, bftarl-, bftar+, bftarl+, bdnzttar,
bdnzttarl, bdzttar, bdzttarl, bttar, bttarl, bttar-, bttarl-, bttar+,
bttarl+): Add tests of extended mnemonics.
* testsuite/gas/ppc/power8.d: Likewise. Update previous bctar tests
to expect new extended mnemonics.
* testsuite/gas/ppc/a2.s: <bc, bc-, bc+, bcl, bcl-, bcl+>: Update test
to not use illegal BO value. Use a more convenient BI value.
* testsuite/gas/ppc/a2.d: Update tests for new expect output.
2019-04-04 22:00:29 +08:00
|
|
|
|
2019-04-04 Peter Bergner <bergner@linux.ibm.com>
|
|
|
|
|
|
|
|
|
|
PR gas/24349
|
|
|
|
|
* ppc-opc.c (valid_bo_pre_v2): Add comments.
|
|
|
|
|
(valid_bo_post_v2): Add support for 'at' branch hints.
|
|
|
|
|
(insert_bo): Only error on branch on ctr.
|
|
|
|
|
(get_bo_hint_mask): New function.
|
|
|
|
|
(insert_boe): Add new 'branch_taken' formal argument. Add support
|
|
|
|
|
for inserting 'at' branch hints.
|
|
|
|
|
(extract_boe): Add new 'branch_taken' formal argument. Add support
|
|
|
|
|
for extracting 'at' branch hints.
|
|
|
|
|
(insert_bom, extract_bom, insert_bop, extract_bop): New functions.
|
|
|
|
|
(BOE): Delete operand.
|
|
|
|
|
(BOM, BOP): New operands.
|
|
|
|
|
(RM): Update value.
|
|
|
|
|
(XLYLK, XLYLK_MASK, XLYBB_MASK): Delete.
|
|
|
|
|
(powerpc_opcodes) <bc-, bcl-, bca-, bcla-, bclr-, bclrl-, bcctr-,
|
|
|
|
|
bcctrl-, bctar-, bctarl->: Replace BOE with BOM.
|
|
|
|
|
(powerpc_opcodes) <bc+, bcl+, bca+, bcla+, bclr+, bclrl+, bcctr+,
|
|
|
|
|
bcctrl+, bctar+, bctarl+>: Replace BOE with BOP.
|
|
|
|
|
<bdnztar, bdnztarl, bdztar, bdztarl, btar, btarl, bdnztar-, bdnztarl-,
|
|
|
|
|
bdnztar+, bdnztarl+, bdztar-, bdztarl-, bdztar+, bdztarl+, bgetar,
|
|
|
|
|
bnltar, bgetarl, bnltarl, bletar, bngtar, bletarl, bngtarl, bnetar,
|
|
|
|
|
bnetarl, bnstar, bnutar, bnstarl, bnutarl, bgetar-, bnltar-, bgetarl-,
|
|
|
|
|
bnltarl-, bletar-, bngtar-, bletarl-, bngtarl-, bnetar-, bnetarl-,
|
|
|
|
|
bnstar-, bnutar-, bnstarl-, bnutarl-, bgetar+, bnltar+, bgetarl+,
|
|
|
|
|
bnltarl+, bletar+, bngtar+, bletarl+, bngtarl+, bnetar+, bnetarl+,
|
|
|
|
|
bnstar+, bnutar+, bnstarl+, bnutarl+, blttar, blttarl, bgttar, bgttarl,
|
|
|
|
|
beqtar, beqtarl, bsotar, buntar, bsotarl, buntarl, blttar-, blttarl-,
|
|
|
|
|
bgttar-, bgttarl-, beqtar-, beqtarl-, bsotar-, buntar-, bsotarl-,
|
|
|
|
|
buntarl-, blttar+, blttarl+, bgttar+, bgttarl+, beqtar+, beqtarl+,
|
|
|
|
|
bsotar+, buntar+, bsotarl+, buntarl+, bdnzftar, bdnzftarl, bdzftar,
|
|
|
|
|
bdzftarl, bftar, bftarl, bftar-, bftarl-, bftar+, bftarl+, bdnzttar,
|
|
|
|
|
bdnzttarl, bdzttar, bdzttarl, bttar, bttarl, bttar-, bttarl-, bttar+,
|
|
|
|
|
bttarl+>: New extended mnemonics.
|
|
|
|
|
|
2019-03-28 08:06:55 +08:00
|
|
|
|
2019-03-28 Alan Modra <amodra@gmail.com>
|
|
|
|
|
|
|
|
|
|
PR 24390
|
|
|
|
|
* ppc-opc.c (BTF): Define.
|
|
|
|
|
(powerpc_opcodes): Use for mtfsb*.
|
|
|
|
|
* ppc-dis.c (print_insn_powerpc): Print fields with both
|
|
|
|
|
PPC_OPERAND_CR_REG and PPC_OPERAND_CR_BIT as a plain number.
|
|
|
|
|
|
Arm: Fix Arm disassembler mapping symbol search.
Similar to the AArch64 patches the Arm disassembler has the same issues with
out of order sections but also a few short comings.
For one thing there are multiple code blocks to determine mapping symbols, and
they all work slightly different, and neither fully correct. The first thing
this patch does is centralise the mapping symbols search into one function
mapping_symbol_for_insn. This function is then updated to perform a search in
a similar way as AArch64.
Their used to be a value has_mapping_symbols which was used to determine the
default disassembly for objects that have no mapping symbols. The problem with
the approach was that it was determining this value in the same loop that needed
it, which is why this field could take on the states -1, 0, 1 where -1 means
"don't know". However this means that until you actually find a mapping symbol
or reach the end of the disassembly glob, you don't know if you did the right
action or not, and if you didn't you can't correct it anymore.
This is why the two jump-reloc-veneers-* testcases end up disassembling some
insn as data when they shouldn't.
Out of order here refers to an object file where sections are not listed in a
monotonic increasing VMA order.
The ELF ABI for Arm [1] specifies the following for mapping symbols:
1) A text section must always have a corresponding mapping symbol at it's
start.
2) Data sections do not require any mapping symbols.
3) The range of a mapping symbol extends from the address it starts on up to
the next mapping symbol (exclusive) or section end (inclusive).
However there is no defined order between a symbol and it's corresponding
mapping symbol in the symbol table. This means that while in general we look
up for a corresponding mapping symbol, we have to make at least one check of
the symbol below the address being disassembled.
When disassembling different PCs within the same section, the search for mapping
symbol can be cached somewhat. We know that the mapping symbol corresponding to
the current PC is either the previous one used, or one at the same address as
the current PC.
However this optimization and mapping symbol search must stop as soon as we
reach the end or start of the section. Furthermore if we're only disassembling
a part of a section, the search is a allowed to search further than the current
chunk, but is not allowed to search past it (The mapping symbol if there, must
be at the same address, so in practice we usually stop at PC+4).
lastly, since only data sections don't require a mapping symbol the default
mapping type should be DATA and not INSN as previously defined, however if the
binary has had all its symbols stripped than this isn't very useful. To fix
this we determine the default based on the section flags. This will allow the
disassembler to be more useful on stripped binaries. If there is no section
than we assume you to be disassembling INSN.
[1] https://developer.arm.com/docs/ihi0044/latest/elf-for-the-arm-architecture-abi-2018q4-documentation#aaelf32-table4-7
binutils/ChangeLog:
* testsuite/binutils-all/arm/in-order-all.d: New test.
* testsuite/binutils-all/arm/in-order.d: New test.
* testsuite/binutils-all/arm/objdump.exp: Support .d tests.
* testsuite/binutils-all/arm/out-of-order-all.d: New test.
* testsuite/binutils-all/arm/out-of-order.T: New test.
* testsuite/binutils-all/arm/out-of-order.d: New test.
* testsuite/binutils-all/arm/out-of-order.s: New test.
ld/ChangeLog:
* testsuite/ld-arm/jump-reloc-veneers-cond-long.d: Update disassembly.
* testsuite/ld-arm/jump-reloc-veneers-long.d: Update disassembly.
opcodes/ChangeLog:
* arm-dis.c (struct arm_private_data): Remove has_mapping_symbols.
(mapping_symbol_for_insn): Implement new algorithm.
(print_insn): Remove duplicate code.
2019-03-25 20:16:17 +08:00
|
|
|
|
2019-03-25 Tamar Christina <tamar.christina@arm.com>
|
|
|
|
|
|
|
|
|
|
* arm-dis.c (struct arm_private_data): Remove has_mapping_symbols.
|
|
|
|
|
(mapping_symbol_for_insn): Implement new algorithm.
|
|
|
|
|
(print_insn): Remove duplicate code.
|
|
|
|
|
|
2019-03-25 20:14:37 +08:00
|
|
|
|
2019-03-25 Tamar Christina <tamar.christina@arm.com>
|
|
|
|
|
|
|
|
|
|
* aarch64-dis.c (print_insn_aarch64):
|
|
|
|
|
Implement override.
|
|
|
|
|
|
2019-03-25 20:12:03 +08:00
|
|
|
|
2019-03-25 Tamar Christina <tamar.christina@arm.com>
|
|
|
|
|
|
|
|
|
|
* aarch64-dis.c (print_insn_aarch64): Update the mapping symbol search
|
|
|
|
|
order.
|
|
|
|
|
|
2019-03-25 20:08:53 +08:00
|
|
|
|
2019-03-25 Tamar Christina <tamar.christina@arm.com>
|
|
|
|
|
|
|
|
|
|
* aarch64-dis.c (last_stop_offset): New.
|
|
|
|
|
(print_insn_aarch64): Use stop_offset.
|
|
|
|
|
|
2019-03-19 21:08:15 +08:00
|
|
|
|
2019-03-19 H.J. Lu <hongjiu.lu@intel.com>
|
|
|
|
|
|
|
|
|
|
PR gas/24359
|
|
|
|
|
* i386-gen.c (cpu_flag_init): Add CPU_ANY_AVX512F_FLAGS to
|
|
|
|
|
CPU_ANY_AVX2_FLAGS.
|
|
|
|
|
* i386-init.h: Regenerated.
|
|
|
|
|
|
2019-03-18 08:56:10 +08:00
|
|
|
|
2019-03-18 H.J. Lu <hongjiu.lu@intel.com>
|
|
|
|
|
|
|
|
|
|
PR gas/24348
|
|
|
|
|
* i386-opc.tbl: Add Optimize to vmovdqa32, vmovdqa64, vmovdqu8,
|
|
|
|
|
vmovdqu16, vmovdqu32 and vmovdqu64.
|
|
|
|
|
* i386-tbl.h: Regenerated.
|
|
|
|
|
|
2019-03-12 21:23:10 +08:00
|
|
|
|
2019-03-12 Andreas Krebbel <krebbel@linux.ibm.com>
|
|
|
|
|
|
|
|
|
|
* s390-opc.txt: Rename selhhhr to selfhr. Remove optional operand
|
|
|
|
|
from vstrszb, vstrszh, and vstrszf.
|
|
|
|
|
|
|
|
|
|
2019-03-12 Andreas Krebbel <krebbel@linux.ibm.com>
|
|
|
|
|
|
|
|
|
|
* s390-opc.txt: Add instruction descriptions.
|
|
|
|
|
|
2019-02-09 05:21:52 +08:00
|
|
|
|
2019-02-08 Jim Wilson <jimw@sifive.com>
|
|
|
|
|
|
|
|
|
|
* riscv-opc.c (riscv_opcodes) <beq>: Use Cz to compress 3 operand form.
|
|
|
|
|
<bne>: Likewise.
|
|
|
|
|
|
2019-02-08 01:12:23 +08:00
|
|
|
|
2019-02-07 Tamar Christina <tamar.christina@arm.com>
|
|
|
|
|
|
|
|
|
|
* arm-dis.c (arm_opcodes): Redefine hlt to armv1.
|
|
|
|
|
|
2019-02-08 00:55:23 +08:00
|
|
|
|
2019-02-07 Tamar Christina <tamar.christina@arm.com>
|
|
|
|
|
|
|
|
|
|
PR binutils/23212
|
|
|
|
|
* aarch64-opc.h (enum aarch64_field_kind): Add FLD_sz.
|
|
|
|
|
* aarch64-opc.c (verify_elem_sd): New.
|
|
|
|
|
(fields): Add FLD_sz entr.
|
|
|
|
|
* aarch64-tbl.h (_SIMD_INSN): New.
|
|
|
|
|
(aarch64_opcode_table): Add elem_sd verifier to fmla, fmls, fmul and
|
|
|
|
|
fmulx scalar and vector by element isns.
|
|
|
|
|
|
2019-02-07 22:49:38 +08:00
|
|
|
|
2019-02-07 Nick Clifton <nickc@redhat.com>
|
|
|
|
|
|
|
|
|
|
* po/sv.po: Updated Swedish translation.
|
|
|
|
|
|
2019-02-01 00:01:27 +08:00
|
|
|
|
2019-01-31 Andreas Krebbel <krebbel@linux.ibm.com>
|
|
|
|
|
|
|
|
|
|
* s390-mkopc.c (main): Accept arch13 as cpu string.
|
|
|
|
|
* s390-opc.c: Add new instruction formats and instruction opcode
|
|
|
|
|
masks.
|
|
|
|
|
* s390-opc.txt: Add new arch13 instructions.
|
|
|
|
|
|
2019-01-25 23:50:01 +08:00
|
|
|
|
2019-01-25 Sudakshina Das <sudi.das@arm.com>
|
|
|
|
|
|
|
|
|
|
* aarch64-tbl.h (QL_LDST_AT): Update macro.
|
|
|
|
|
(aarch64_opcode): Change encoding for stg, stzg
|
|
|
|
|
st2g and st2zg.
|
|
|
|
|
* aarch64-asm-2.c: Regenerated.
|
|
|
|
|
* aarch64-dis-2.c: Regenerated.
|
|
|
|
|
* aarch64-opc-2.c: Regenerated.
|
|
|
|
|
|
2019-01-25 22:15:45 +08:00
|
|
|
|
2019-01-25 Sudakshina Das <sudi.das@arm.com>
|
|
|
|
|
|
|
|
|
|
* aarch64-asm-2.c: Regenerated.
|
|
|
|
|
* aarch64-dis-2.c: Likewise.
|
|
|
|
|
* aarch64-opc-2.c: Likewise.
|
|
|
|
|
* aarch64-tbl.h (aarch64_opcode): Add new stzgm.
|
|
|
|
|
|
2019-01-25 21:57:14 +08:00
|
|
|
|
2019-01-25 Sudakshina Das <sudi.das@arm.com>
|
|
|
|
|
Ramana Radhakrishnan <ramana.radhakrishnan@arm.com>
|
|
|
|
|
|
|
|
|
|
* aarch64-asm.c (aarch64_ins_addr_simple_2): Remove.
|
|
|
|
|
* aarch64-asm.h (ins_addr_simple_2): Likeiwse.
|
|
|
|
|
* aarch64-dis.c (aarch64_ext_addr_simple_2): Likewise.
|
|
|
|
|
* aarch64-dis.h (ext_addr_simple_2): Likewise.
|
|
|
|
|
* aarch64-opc.c (operand_general_constraint_met_p): Remove
|
|
|
|
|
case for ldstgv_indexed.
|
|
|
|
|
(aarch64_print_operand): Remove case for AARCH64_OPND_ADDR_SIMPLE_2.
|
|
|
|
|
* aarch64-tbl.h (struct aarch64_opcode): Remove ldgv and stgv.
|
|
|
|
|
(AARCH64_OPERANDS): Remove ADDR_SIMPLE_2.
|
|
|
|
|
* aarch64-asm-2.c: Regenerated.
|
|
|
|
|
* aarch64-dis-2.c: Regenerated.
|
|
|
|
|
* aarch64-opc-2.c: Regenerated.
|
|
|
|
|
|
2019-01-23 18:26:54 +08:00
|
|
|
|
2019-01-23 Nick Clifton <nickc@redhat.com>
|
|
|
|
|
|
|
|
|
|
* po/pt_BR.po: Updated Brazilian Portuguese translation.
|
|
|
|
|
|
2019-01-21 20:59:20 +08:00
|
|
|
|
2019-01-21 Nick Clifton <nickc@redhat.com>
|
|
|
|
|
|
|
|
|
|
* po/de.po: Updated German translation.
|
|
|
|
|
* po/uk.po: Updated Ukranian translation.
|
|
|
|
|
|
2019-01-20 09:51:30 +08:00
|
|
|
|
2019-01-20 Chenghua Xu <paul.hua.gm@gmail.com>
|
|
|
|
|
* mips-dis.c (mips_arch_choices): Fix typo in
|
|
|
|
|
gs464, gs464e and gs264e descriptors.
|
|
|
|
|
|
2019-01-20 00:51:42 +08:00
|
|
|
|
2019-01-19 Nick Clifton <nickc@redhat.com>
|
|
|
|
|
|
|
|
|
|
* configure: Regenerate.
|
|
|
|
|
* po/opcodes.pot: Regenerate.
|
|
|
|
|
|
2019-01-19 23:55:50 +08:00
|
|
|
|
2018-06-24 Nick Clifton <nickc@redhat.com>
|
|
|
|
|
|
|
|
|
|
2.32 branch created.
|
|
|
|
|
|
2018-12-31 15:48:10 +08:00
|
|
|
|
2019-01-09 John Darrington <john@darrington.wattle.id.au>
|
|
|
|
|
|
2019-01-04 16:44:58 +08:00
|
|
|
|
* s12z-dis.c (print_insn_s12z): Do not dereference an operand
|
|
|
|
|
if it is null.
|
|
|
|
|
-dis.c (opr_emit_disassembly): Do not omit an index if it is
|
2018-12-31 15:48:10 +08:00
|
|
|
|
zero.
|
|
|
|
|
|
2019-01-09 11:21:08 +08:00
|
|
|
|
2019-01-09 Andrew Paprocki <andrew@ishiboo.com>
|
|
|
|
|
|
|
|
|
|
* configure: Regenerate.
|
|
|
|
|
|
2019-01-07 12:33:43 +08:00
|
|
|
|
2019-01-07 Alan Modra <amodra@gmail.com>
|
|
|
|
|
|
|
|
|
|
* configure: Regenerate.
|
|
|
|
|
* po/POTFILES.in: Regenerate.
|
|
|
|
|
|
2019-01-04 01:30:40 +08:00
|
|
|
|
2019-01-03 John Darrington <john@darrington.wattle.id.au>
|
|
|
|
|
|
|
|
|
|
* s12z-opc.c: New file.
|
|
|
|
|
* s12z-opc.h: New file.
|
|
|
|
|
* s12z-dis.c: Removed all code not directly related to display
|
|
|
|
|
of instructions. Used the interface provided by the new files
|
|
|
|
|
instead.
|
|
|
|
|
* Makefile.am (TARGET_LIBOPCODES_CFILES) Add s12z-opc.c.
|
2019-01-07 12:33:43 +08:00
|
|
|
|
* Makefile.in: Regenerate.
|
2019-01-04 01:30:40 +08:00
|
|
|
|
* configure.ac (bfd_s12z_arch): Correct the dependencies.
|
2019-01-07 12:33:43 +08:00
|
|
|
|
* configure: Regenerate.
|
2019-01-04 01:30:40 +08:00
|
|
|
|
|
2019-01-01 18:31:27 +08:00
|
|
|
|
2019-01-01 Alan Modra <amodra@gmail.com>
|
|
|
|
|
|
|
|
|
|
Update year range in copyright notice of all files.
|
|
|
|
|
|
2019-01-01 18:53:15 +08:00
|
|
|
|
For older changes see ChangeLog-2018
|
2016-01-01 18:44:31 +08:00
|
|
|
|
|
2019-01-01 18:53:15 +08:00
|
|
|
|
Copyright (C) 2019 Free Software Foundation, Inc.
|
2016-01-01 18:44:31 +08:00
|
|
|
|
|
|
|
|
|
Copying and distribution of this file, with or without modification,
|
|
|
|
|
are permitted in any medium without royalty provided the copyright
|
|
|
|
|
notice and this notice are preserved.
|
|
|
|
|
|
|
|
|
|
Local Variables:
|
|
|
|
|
mode: change-log
|
|
|
|
|
left-margin: 8
|
|
|
|
|
fill-column: 74
|
|
|
|
|
version-control: never
|
|
|
|
|
End:
|