1999-05-03 15:29:11 +08:00
|
|
|
/* tc-i386.h -- Header file for tc-i386.c
|
2001-03-09 07:24:26 +08:00
|
|
|
Copyright 1989, 1992, 1993, 1994, 1995, 1996, 1997, 1998, 1999, 2000,
|
2006-08-03 00:25:14 +08:00
|
|
|
2001, 2002, 2003, 2004, 2005, 2006
|
2001-03-09 07:24:26 +08:00
|
|
|
Free Software Foundation, Inc.
|
1999-05-03 15:29:11 +08:00
|
|
|
|
|
|
|
This file is part of GAS, the GNU Assembler.
|
|
|
|
|
|
|
|
GAS is free software; you can redistribute it and/or modify
|
|
|
|
it under the terms of the GNU General Public License as published by
|
|
|
|
the Free Software Foundation; either version 2, or (at your option)
|
|
|
|
any later version.
|
|
|
|
|
|
|
|
GAS is distributed in the hope that it will be useful,
|
|
|
|
but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
GNU General Public License for more details.
|
|
|
|
|
|
|
|
You should have received a copy of the GNU General Public License
|
|
|
|
along with GAS; see the file COPYING. If not, write to the Free
|
2005-05-05 17:13:19 +08:00
|
|
|
Software Foundation, 51 Franklin Street - Fifth Floor, Boston, MA
|
|
|
|
02110-1301, USA. */
|
1999-05-03 15:29:11 +08:00
|
|
|
|
|
|
|
#ifndef TC_I386
|
|
|
|
#define TC_I386 1
|
|
|
|
|
|
|
|
struct fix;
|
|
|
|
|
|
|
|
#define TARGET_BYTES_BIG_ENDIAN 0
|
|
|
|
|
|
|
|
#define TARGET_ARCH bfd_arch_i386
|
2001-01-14 07:37:57 +08:00
|
|
|
#define TARGET_MACH (i386_mach ())
|
2004-10-01 16:38:35 +08:00
|
|
|
extern unsigned long i386_mach (void);
|
1999-05-03 15:29:11 +08:00
|
|
|
|
2001-02-19 14:40:29 +08:00
|
|
|
#ifdef TE_FreeBSD
|
|
|
|
#define AOUT_TARGET_FORMAT "a.out-i386-freebsd"
|
|
|
|
#endif
|
1999-05-03 15:29:11 +08:00
|
|
|
#ifdef TE_NetBSD
|
2000-01-27 06:48:31 +08:00
|
|
|
#define AOUT_TARGET_FORMAT "a.out-i386-netbsd"
|
1999-05-03 15:29:11 +08:00
|
|
|
#endif
|
|
|
|
#ifdef TE_386BSD
|
2000-01-27 06:48:31 +08:00
|
|
|
#define AOUT_TARGET_FORMAT "a.out-i386-bsd"
|
1999-05-03 15:29:11 +08:00
|
|
|
#endif
|
|
|
|
#ifdef TE_LINUX
|
2000-01-27 06:48:31 +08:00
|
|
|
#define AOUT_TARGET_FORMAT "a.out-i386-linux"
|
1999-05-03 15:29:11 +08:00
|
|
|
#endif
|
|
|
|
#ifdef TE_Mach
|
2000-01-27 06:48:31 +08:00
|
|
|
#define AOUT_TARGET_FORMAT "a.out-mach3"
|
1999-05-03 15:29:11 +08:00
|
|
|
#endif
|
|
|
|
#ifdef TE_DYNIX
|
2000-01-27 06:48:31 +08:00
|
|
|
#define AOUT_TARGET_FORMAT "a.out-i386-dynix"
|
1999-05-03 15:29:11 +08:00
|
|
|
#endif
|
2000-01-27 06:48:31 +08:00
|
|
|
#ifndef AOUT_TARGET_FORMAT
|
|
|
|
#define AOUT_TARGET_FORMAT "a.out-i386"
|
1999-05-03 15:29:11 +08:00
|
|
|
#endif
|
|
|
|
|
2002-09-17 10:24:40 +08:00
|
|
|
#ifdef TE_FreeBSD
|
|
|
|
#define ELF_TARGET_FORMAT "elf32-i386-freebsd"
|
2006-08-03 00:25:14 +08:00
|
|
|
#define ELF_TARGET_FORMAT64 "elf64-x86-64-freebsd"
|
2005-05-05 22:37:27 +08:00
|
|
|
#elif defined (TE_VXWORKS)
|
|
|
|
#define ELF_TARGET_FORMAT "elf32-i386-vxworks"
|
2002-09-17 10:24:40 +08:00
|
|
|
#endif
|
2005-05-05 22:37:27 +08:00
|
|
|
|
2002-09-17 10:24:40 +08:00
|
|
|
#ifndef ELF_TARGET_FORMAT
|
|
|
|
#define ELF_TARGET_FORMAT "elf32-i386"
|
|
|
|
#endif
|
|
|
|
|
2006-08-03 00:25:14 +08:00
|
|
|
#ifndef ELF_TARGET_FORMAT64
|
|
|
|
#define ELF_TARGET_FORMAT64 "elf64-x86-64"
|
|
|
|
#endif
|
|
|
|
|
* tc-i386.h (i386_target_format): Define even for ELFs.
(QWORD_MNEM_SUFFIX): New macro.
(CpuK6,CpuAthlon,CpuSledgehammer, Cpu64, CpuNo64, CpuUnknownFlags):
New macros
(CpuMMX,CpuSSE,Cpu3dnow, CpuUnknown): Renumber.
(IgnoreSize, DefaultSize, No_?Suf, FWait, IsString, regKludge, IsPrefix,
ImmExt): Renumber.
(Size64, No_qSuf, NoRex64, Rex64): New macros.
(Reg64, Imm32S, Imm64, Disp32S, Disp64): New macros.
(Imm8, Imm8S, Imm16, Imm32, Imm1, BaseIndex, Disp8, Disp16, Disp32,
InOutPortReg,ShiftCount, Control, Debug, Test, FloatReg, FloatAcc,
SReg2, SReg3, Acc, JumpAbsolute, RegMMX, RegXMM, EsSeg, InvMem): Renumber.
(Reg, WordReg): Add Reg64.
(Imm): Add Imm32S and Imm64.
(EncImm): New.
(Disp): Add Disp64 and Disp32S.
(AnyMem): Add Disp32S.
(RegRex, RegRex64): New macros.
(rex_byte): New type.
* tc-i386.c (set_16bit_code_flag): Kill.
(fits_in_unsigned_long, fits_in_signed_long): New functions.
(reloc): New parameter "signed"; support x86_64.
(set_code_flag): New.
(DEFAULT_ARCH): New macro; default to "i386".
(default_arch): New static variable.
(struct _i386_insn): New fields Operand_PCrel; rex.
(flag_16bit_code): Kill; All tests replaced to "flag_code == CODE_64BIT";
(flag_code): New enum and static variable.
(use_rela_relocations): New static variable.
(flag_code_names): New static variable.
(cpu_arch_flags): Default to CpuUnknownFlags|CpuNo64.
(cpu_arch): Add "sledgehammer"; Add CPUAthlon to Athlon and CpuK6 to
K6 and Athlon.
(i386_align_code): Return plain "nop" for x86_64.
(mode_from_disp_size): Support Disp32S.
(smallest_imm_type): Support Imm32S and Imm64.
(offset_in_range): Support size of 8.
(set_cpu_arch): Do not clobber to Cpu64/CpuNo64.
(md_pseudo_table): Add "code64"; use set_code_flat.
(md_begin): Emit sane error message on hash failure.
(tc_i386_fix_adjustable): Support x86_64 relocations.
(md_assemble): Support QWORD_MNEM_SUFFIX, REX registers,
instructions supported on particular arch just partially,
output of 64bit immediates, handling of Imm32S and Disp32S type.
(i386_immedaite): Support x86_64 relocations; support 64bit constants.
(i386_displacement): Likewise.
(i386_index_check): Cleanup; support 64bit addresses.
(md_apply_fix3): Support x86_64 relocation and rela.
(md_longopts): Add "32" and "64".
(md_parse_option): Add OPTION_32 and OPTION_64.
(i386_target_format): Call even for ELFs; choose between
elf64-x86-64 and elf32-i386.
(i386_validate_fix): Refuse GOTOFF in 64bit mode.
(tc_gen_reloc): Support rela relocations and x86_64.
(intel_e09_1): Support QWORD.
* i386.h (i386_optab): Replace "Imm" with "EncImm".
(i386_regtab): Add flags field.
2000-12-20 21:24:13 +08:00
|
|
|
#if ((defined (OBJ_MAYBE_COFF) && defined (OBJ_MAYBE_AOUT)) \
|
|
|
|
|| defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF))
|
2000-01-27 06:48:31 +08:00
|
|
|
extern const char *i386_target_format PARAMS ((void));
|
|
|
|
#define TARGET_FORMAT i386_target_format ()
|
|
|
|
#else
|
1999-05-03 15:29:11 +08:00
|
|
|
#ifdef OBJ_ELF
|
2002-09-17 10:24:40 +08:00
|
|
|
#define TARGET_FORMAT ELF_TARGET_FORMAT
|
1999-05-03 15:29:11 +08:00
|
|
|
#endif
|
2000-01-27 06:48:31 +08:00
|
|
|
#ifdef OBJ_AOUT
|
|
|
|
#define TARGET_FORMAT AOUT_TARGET_FORMAT
|
1999-05-03 15:29:11 +08:00
|
|
|
#endif
|
|
|
|
#endif
|
|
|
|
|
2001-11-15 21:19:46 +08:00
|
|
|
#if (defined (OBJ_MAYBE_ELF) || defined (OBJ_ELF))
|
|
|
|
#define md_end i386_elf_emit_arch_note
|
|
|
|
extern void i386_elf_emit_arch_note PARAMS ((void));
|
|
|
|
#endif
|
|
|
|
|
2002-05-23 16:08:48 +08:00
|
|
|
#define SUB_SEGMENT_ALIGN(SEG, FRCHAIN) 0
|
|
|
|
|
2002-08-09 20:37:41 +08:00
|
|
|
#define LOCAL_LABELS_FB 1
|
1999-05-03 15:29:11 +08:00
|
|
|
|
|
|
|
extern const char extra_symbol_chars[];
|
|
|
|
#define tc_symbol_chars extra_symbol_chars
|
|
|
|
|
2005-11-07 14:01:18 +08:00
|
|
|
extern const char *i386_comment_chars;
|
|
|
|
#define tc_comment_chars i386_comment_chars
|
|
|
|
|
2006-07-14 06:25:48 +08:00
|
|
|
#define MAX_OPERANDS 4 /* max operands per insn */
|
|
|
|
#define MAX_IMMEDIATE_OPERANDS 2/* max immediates per insn (lcall, ljmp, insertq, extrq) */
|
1999-05-03 15:29:11 +08:00
|
|
|
#define MAX_MEMORY_OPERANDS 2 /* max memory refs per insn (string ops) */
|
|
|
|
|
|
|
|
/* Prefixes will be emitted in the order defined below.
|
|
|
|
WAIT_PREFIX must be the first prefix since FWAIT is really is an
|
2006-12-07 02:15:45 +08:00
|
|
|
instruction, and so must come before any prefixes.
|
|
|
|
The preferred prefix order is SEG_PREFIX, ADDR_PREFIX, DATA_PREFIX,
|
|
|
|
LOCKREP_PREFIX. */
|
1999-05-03 15:29:11 +08:00
|
|
|
#define WAIT_PREFIX 0
|
2006-12-07 02:15:45 +08:00
|
|
|
#define SEG_PREFIX 1
|
1999-05-03 15:29:11 +08:00
|
|
|
#define ADDR_PREFIX 2
|
|
|
|
#define DATA_PREFIX 3
|
2006-12-07 02:15:45 +08:00
|
|
|
#define LOCKREP_PREFIX 4
|
* tc-i386.h (i386_target_format): Define even for ELFs.
(QWORD_MNEM_SUFFIX): New macro.
(CpuK6,CpuAthlon,CpuSledgehammer, Cpu64, CpuNo64, CpuUnknownFlags):
New macros
(CpuMMX,CpuSSE,Cpu3dnow, CpuUnknown): Renumber.
(IgnoreSize, DefaultSize, No_?Suf, FWait, IsString, regKludge, IsPrefix,
ImmExt): Renumber.
(Size64, No_qSuf, NoRex64, Rex64): New macros.
(Reg64, Imm32S, Imm64, Disp32S, Disp64): New macros.
(Imm8, Imm8S, Imm16, Imm32, Imm1, BaseIndex, Disp8, Disp16, Disp32,
InOutPortReg,ShiftCount, Control, Debug, Test, FloatReg, FloatAcc,
SReg2, SReg3, Acc, JumpAbsolute, RegMMX, RegXMM, EsSeg, InvMem): Renumber.
(Reg, WordReg): Add Reg64.
(Imm): Add Imm32S and Imm64.
(EncImm): New.
(Disp): Add Disp64 and Disp32S.
(AnyMem): Add Disp32S.
(RegRex, RegRex64): New macros.
(rex_byte): New type.
* tc-i386.c (set_16bit_code_flag): Kill.
(fits_in_unsigned_long, fits_in_signed_long): New functions.
(reloc): New parameter "signed"; support x86_64.
(set_code_flag): New.
(DEFAULT_ARCH): New macro; default to "i386".
(default_arch): New static variable.
(struct _i386_insn): New fields Operand_PCrel; rex.
(flag_16bit_code): Kill; All tests replaced to "flag_code == CODE_64BIT";
(flag_code): New enum and static variable.
(use_rela_relocations): New static variable.
(flag_code_names): New static variable.
(cpu_arch_flags): Default to CpuUnknownFlags|CpuNo64.
(cpu_arch): Add "sledgehammer"; Add CPUAthlon to Athlon and CpuK6 to
K6 and Athlon.
(i386_align_code): Return plain "nop" for x86_64.
(mode_from_disp_size): Support Disp32S.
(smallest_imm_type): Support Imm32S and Imm64.
(offset_in_range): Support size of 8.
(set_cpu_arch): Do not clobber to Cpu64/CpuNo64.
(md_pseudo_table): Add "code64"; use set_code_flat.
(md_begin): Emit sane error message on hash failure.
(tc_i386_fix_adjustable): Support x86_64 relocations.
(md_assemble): Support QWORD_MNEM_SUFFIX, REX registers,
instructions supported on particular arch just partially,
output of 64bit immediates, handling of Imm32S and Disp32S type.
(i386_immedaite): Support x86_64 relocations; support 64bit constants.
(i386_displacement): Likewise.
(i386_index_check): Cleanup; support 64bit addresses.
(md_apply_fix3): Support x86_64 relocation and rela.
(md_longopts): Add "32" and "64".
(md_parse_option): Add OPTION_32 and OPTION_64.
(i386_target_format): Call even for ELFs; choose between
elf64-x86-64 and elf32-i386.
(i386_validate_fix): Refuse GOTOFF in 64bit mode.
(tc_gen_reloc): Support rela relocations and x86_64.
(intel_e09_1): Support QWORD.
* i386.h (i386_optab): Replace "Imm" with "EncImm".
(i386_regtab): Add flags field.
2000-12-20 21:24:13 +08:00
|
|
|
#define REX_PREFIX 5 /* must come last. */
|
|
|
|
#define MAX_PREFIXES 6 /* max prefixes per opcode */
|
1999-05-03 15:29:11 +08:00
|
|
|
|
|
|
|
/* we define the syntax here (modulo base,index,scale syntax) */
|
|
|
|
#define REGISTER_PREFIX '%'
|
|
|
|
#define IMMEDIATE_PREFIX '$'
|
|
|
|
#define ABSOLUTE_PREFIX '*'
|
|
|
|
|
|
|
|
#define TWO_BYTE_OPCODE_ESCAPE 0x0f
|
|
|
|
#define NOP_OPCODE (char) 0x90
|
|
|
|
|
|
|
|
/* register numbers */
|
|
|
|
#define EBP_REG_NUM 5
|
|
|
|
#define ESP_REG_NUM 4
|
|
|
|
|
|
|
|
/* modrm_byte.regmem for twobyte escape */
|
|
|
|
#define ESCAPE_TO_TWO_BYTE_ADDRESSING ESP_REG_NUM
|
|
|
|
/* index_base_byte.index for no index register addressing */
|
|
|
|
#define NO_INDEX_REGISTER ESP_REG_NUM
|
|
|
|
/* index_base_byte.base for no base register addressing */
|
|
|
|
#define NO_BASE_REGISTER EBP_REG_NUM
|
|
|
|
#define NO_BASE_REGISTER_16 6
|
|
|
|
|
|
|
|
/* these are the instruction mnemonic suffixes. */
|
|
|
|
#define WORD_MNEM_SUFFIX 'w'
|
|
|
|
#define BYTE_MNEM_SUFFIX 'b'
|
|
|
|
#define SHORT_MNEM_SUFFIX 's'
|
|
|
|
#define LONG_MNEM_SUFFIX 'l'
|
* tc-i386.h (i386_target_format): Define even for ELFs.
(QWORD_MNEM_SUFFIX): New macro.
(CpuK6,CpuAthlon,CpuSledgehammer, Cpu64, CpuNo64, CpuUnknownFlags):
New macros
(CpuMMX,CpuSSE,Cpu3dnow, CpuUnknown): Renumber.
(IgnoreSize, DefaultSize, No_?Suf, FWait, IsString, regKludge, IsPrefix,
ImmExt): Renumber.
(Size64, No_qSuf, NoRex64, Rex64): New macros.
(Reg64, Imm32S, Imm64, Disp32S, Disp64): New macros.
(Imm8, Imm8S, Imm16, Imm32, Imm1, BaseIndex, Disp8, Disp16, Disp32,
InOutPortReg,ShiftCount, Control, Debug, Test, FloatReg, FloatAcc,
SReg2, SReg3, Acc, JumpAbsolute, RegMMX, RegXMM, EsSeg, InvMem): Renumber.
(Reg, WordReg): Add Reg64.
(Imm): Add Imm32S and Imm64.
(EncImm): New.
(Disp): Add Disp64 and Disp32S.
(AnyMem): Add Disp32S.
(RegRex, RegRex64): New macros.
(rex_byte): New type.
* tc-i386.c (set_16bit_code_flag): Kill.
(fits_in_unsigned_long, fits_in_signed_long): New functions.
(reloc): New parameter "signed"; support x86_64.
(set_code_flag): New.
(DEFAULT_ARCH): New macro; default to "i386".
(default_arch): New static variable.
(struct _i386_insn): New fields Operand_PCrel; rex.
(flag_16bit_code): Kill; All tests replaced to "flag_code == CODE_64BIT";
(flag_code): New enum and static variable.
(use_rela_relocations): New static variable.
(flag_code_names): New static variable.
(cpu_arch_flags): Default to CpuUnknownFlags|CpuNo64.
(cpu_arch): Add "sledgehammer"; Add CPUAthlon to Athlon and CpuK6 to
K6 and Athlon.
(i386_align_code): Return plain "nop" for x86_64.
(mode_from_disp_size): Support Disp32S.
(smallest_imm_type): Support Imm32S and Imm64.
(offset_in_range): Support size of 8.
(set_cpu_arch): Do not clobber to Cpu64/CpuNo64.
(md_pseudo_table): Add "code64"; use set_code_flat.
(md_begin): Emit sane error message on hash failure.
(tc_i386_fix_adjustable): Support x86_64 relocations.
(md_assemble): Support QWORD_MNEM_SUFFIX, REX registers,
instructions supported on particular arch just partially,
output of 64bit immediates, handling of Imm32S and Disp32S type.
(i386_immedaite): Support x86_64 relocations; support 64bit constants.
(i386_displacement): Likewise.
(i386_index_check): Cleanup; support 64bit addresses.
(md_apply_fix3): Support x86_64 relocation and rela.
(md_longopts): Add "32" and "64".
(md_parse_option): Add OPTION_32 and OPTION_64.
(i386_target_format): Call even for ELFs; choose between
elf64-x86-64 and elf32-i386.
(i386_validate_fix): Refuse GOTOFF in 64bit mode.
(tc_gen_reloc): Support rela relocations and x86_64.
(intel_e09_1): Support QWORD.
* i386.h (i386_optab): Replace "Imm" with "EncImm".
(i386_regtab): Add flags field.
2000-12-20 21:24:13 +08:00
|
|
|
#define QWORD_MNEM_SUFFIX 'q'
|
1999-05-03 15:29:11 +08:00
|
|
|
/* Intel Syntax */
|
|
|
|
#define LONG_DOUBLE_MNEM_SUFFIX 'x'
|
|
|
|
|
|
|
|
/* modrm.mode = REGMEM_FIELD_HAS_REG when a register is in there */
|
|
|
|
#define REGMEM_FIELD_HAS_REG 0x3/* always = 0x3 */
|
|
|
|
#define REGMEM_FIELD_HAS_MEM (~REGMEM_FIELD_HAS_REG)
|
|
|
|
|
|
|
|
#define END_OF_INSN '\0'
|
|
|
|
|
|
|
|
typedef struct
|
|
|
|
{
|
|
|
|
/* instruction name sans width suffix ("mov" for movl insns) */
|
|
|
|
char *name;
|
|
|
|
|
|
|
|
/* how many operands */
|
|
|
|
unsigned int operands;
|
|
|
|
|
|
|
|
/* base_opcode is the fundamental opcode byte without optional
|
|
|
|
prefix(es). */
|
|
|
|
unsigned int base_opcode;
|
|
|
|
|
|
|
|
/* extension_opcode is the 3 bit extension for group <n> insns.
|
|
|
|
This field is also used to store the 8-bit opcode suffix for the
|
|
|
|
AMD 3DNow! instructions.
|
|
|
|
If this template has no extension opcode (the usual case) use None */
|
|
|
|
unsigned int extension_opcode;
|
2000-09-16 08:56:47 +08:00
|
|
|
#define None 0xffff /* If no extension_opcode is possible. */
|
1999-05-03 15:29:11 +08:00
|
|
|
|
2000-05-13 17:26:23 +08:00
|
|
|
/* cpu feature flags */
|
|
|
|
unsigned int cpu_flags;
|
2006-07-16 00:32:48 +08:00
|
|
|
#define Cpu186 0x1 /* i186 or better required */
|
|
|
|
#define Cpu286 0x2 /* i286 or better required */
|
|
|
|
#define Cpu386 0x4 /* i386 or better required */
|
|
|
|
#define Cpu486 0x8 /* i486 or better required */
|
|
|
|
#define Cpu586 0x10 /* i585 or better required */
|
|
|
|
#define Cpu686 0x20 /* i686 or better required */
|
|
|
|
#define CpuP4 0x40 /* Pentium4 or better required */
|
|
|
|
#define CpuK6 0x80 /* AMD K6 or better required*/
|
|
|
|
#define CpuSledgehammer 0x100 /* Sledgehammer or better required */
|
|
|
|
#define CpuMMX 0x200 /* MMX support required */
|
|
|
|
#define CpuMMX2 0x400 /* extended MMX support (with SSE or 3DNow!Ext) required */
|
|
|
|
#define CpuSSE 0x800 /* Streaming SIMD extensions required */
|
|
|
|
#define CpuSSE2 0x1000 /* Streaming SIMD extensions 2 required */
|
|
|
|
#define Cpu3dnow 0x2000 /* 3dnow! support required */
|
|
|
|
#define Cpu3dnowA 0x4000 /* 3dnow!Extensions support required */
|
|
|
|
#define CpuSSE3 0x8000 /* Streaming SIMD extensions 3 required */
|
|
|
|
#define CpuPadLock 0x10000 /* VIA PadLock required */
|
|
|
|
#define CpuSVME 0x20000 /* AMD Secure Virtual Machine Ext-s required */
|
|
|
|
#define CpuVMX 0x40000 /* VMX Instructions required */
|
2006-09-28 22:06:36 +08:00
|
|
|
#define CpuSSSE3 0x80000 /* Supplemental Streaming SIMD extensions 3 required */
|
2006-07-16 00:32:48 +08:00
|
|
|
#define CpuSSE4a 0x100000 /* SSE4a New Instuctions required */
|
|
|
|
#define CpuABM 0x200000 /* ABM New Instructions required */
|
* tc-i386.h (i386_target_format): Define even for ELFs.
(QWORD_MNEM_SUFFIX): New macro.
(CpuK6,CpuAthlon,CpuSledgehammer, Cpu64, CpuNo64, CpuUnknownFlags):
New macros
(CpuMMX,CpuSSE,Cpu3dnow, CpuUnknown): Renumber.
(IgnoreSize, DefaultSize, No_?Suf, FWait, IsString, regKludge, IsPrefix,
ImmExt): Renumber.
(Size64, No_qSuf, NoRex64, Rex64): New macros.
(Reg64, Imm32S, Imm64, Disp32S, Disp64): New macros.
(Imm8, Imm8S, Imm16, Imm32, Imm1, BaseIndex, Disp8, Disp16, Disp32,
InOutPortReg,ShiftCount, Control, Debug, Test, FloatReg, FloatAcc,
SReg2, SReg3, Acc, JumpAbsolute, RegMMX, RegXMM, EsSeg, InvMem): Renumber.
(Reg, WordReg): Add Reg64.
(Imm): Add Imm32S and Imm64.
(EncImm): New.
(Disp): Add Disp64 and Disp32S.
(AnyMem): Add Disp32S.
(RegRex, RegRex64): New macros.
(rex_byte): New type.
* tc-i386.c (set_16bit_code_flag): Kill.
(fits_in_unsigned_long, fits_in_signed_long): New functions.
(reloc): New parameter "signed"; support x86_64.
(set_code_flag): New.
(DEFAULT_ARCH): New macro; default to "i386".
(default_arch): New static variable.
(struct _i386_insn): New fields Operand_PCrel; rex.
(flag_16bit_code): Kill; All tests replaced to "flag_code == CODE_64BIT";
(flag_code): New enum and static variable.
(use_rela_relocations): New static variable.
(flag_code_names): New static variable.
(cpu_arch_flags): Default to CpuUnknownFlags|CpuNo64.
(cpu_arch): Add "sledgehammer"; Add CPUAthlon to Athlon and CpuK6 to
K6 and Athlon.
(i386_align_code): Return plain "nop" for x86_64.
(mode_from_disp_size): Support Disp32S.
(smallest_imm_type): Support Imm32S and Imm64.
(offset_in_range): Support size of 8.
(set_cpu_arch): Do not clobber to Cpu64/CpuNo64.
(md_pseudo_table): Add "code64"; use set_code_flat.
(md_begin): Emit sane error message on hash failure.
(tc_i386_fix_adjustable): Support x86_64 relocations.
(md_assemble): Support QWORD_MNEM_SUFFIX, REX registers,
instructions supported on particular arch just partially,
output of 64bit immediates, handling of Imm32S and Disp32S type.
(i386_immedaite): Support x86_64 relocations; support 64bit constants.
(i386_displacement): Likewise.
(i386_index_check): Cleanup; support 64bit addresses.
(md_apply_fix3): Support x86_64 relocation and rela.
(md_longopts): Add "32" and "64".
(md_parse_option): Add OPTION_32 and OPTION_64.
(i386_target_format): Call even for ELFs; choose between
elf64-x86-64 and elf32-i386.
(i386_validate_fix): Refuse GOTOFF in 64bit mode.
(tc_gen_reloc): Support rela relocations and x86_64.
(intel_e09_1): Support QWORD.
* i386.h (i386_optab): Replace "Imm" with "EncImm".
(i386_regtab): Add flags field.
2000-12-20 21:24:13 +08:00
|
|
|
|
|
|
|
/* These flags are set by gas depending on the flag_code. */
|
|
|
|
#define Cpu64 0x4000000 /* 64bit support required */
|
|
|
|
#define CpuNo64 0x8000000 /* Not supported in the 64bit mode */
|
|
|
|
|
|
|
|
/* The default value for unknown CPUs - enable all features to avoid problems. */
|
2006-07-16 00:32:48 +08:00
|
|
|
#define CpuUnknownFlags (Cpu186|Cpu286|Cpu386|Cpu486|Cpu586|Cpu686 \
|
2006-11-09 03:56:02 +08:00
|
|
|
|CpuP4|CpuSledgehammer|CpuMMX|CpuMMX2|CpuSSE|CpuSSE2|CpuSSE3|CpuVMX \
|
2006-09-28 22:06:36 +08:00
|
|
|
|Cpu3dnow|Cpu3dnowA|CpuK6|CpuPadLock|CpuSVME|CpuSSSE3|CpuABM|CpuSSE4a)
|
2000-05-13 17:26:23 +08:00
|
|
|
|
1999-05-03 15:29:11 +08:00
|
|
|
/* the bits in opcode_modifier are used to generate the final opcode from
|
|
|
|
the base_opcode. These bits also are used to detect alternate forms of
|
|
|
|
the same instruction */
|
|
|
|
unsigned int opcode_modifier;
|
|
|
|
|
|
|
|
/* opcode_modifier bits: */
|
|
|
|
#define W 0x1 /* set if operands can be words or dwords
|
|
|
|
encoded the canonical way */
|
|
|
|
#define D 0x2 /* D = 0 if Reg --> Regmem;
|
|
|
|
D = 1 if Regmem --> Reg: MUST BE 0x2 */
|
|
|
|
#define Modrm 0x4
|
|
|
|
#define FloatR 0x8 /* src/dest swap for floats: MUST BE 0x8 */
|
|
|
|
#define ShortForm 0x10 /* register is in low 3 bits of opcode */
|
|
|
|
#define FloatMF 0x20 /* FP insn memory format bit, sized by 0x4 */
|
2000-09-16 08:56:47 +08:00
|
|
|
#define Jump 0x40 /* special case for jump insns. */
|
1999-05-03 15:29:11 +08:00
|
|
|
#define JumpDword 0x80 /* call and jump */
|
|
|
|
#define JumpByte 0x100 /* loop and jecxz */
|
|
|
|
#define JumpInterSegment 0x200 /* special case for intersegment leaps/calls */
|
|
|
|
#define FloatD 0x400 /* direction for float insns: MUST BE 0x400 */
|
|
|
|
#define Seg2ShortForm 0x800 /* encoding of load segment reg insns */
|
2000-09-16 08:56:47 +08:00
|
|
|
#define Seg3ShortForm 0x1000 /* fs/gs segment register insns. */
|
1999-05-03 15:29:11 +08:00
|
|
|
#define Size16 0x2000 /* needs size prefix if in 32-bit mode */
|
|
|
|
#define Size32 0x4000 /* needs size prefix if in 16-bit mode */
|
2006-07-14 02:13:36 +08:00
|
|
|
#define Size64 0x8000 /* needs size prefix if in 64-bit mode */
|
* tc-i386.h (i386_target_format): Define even for ELFs.
(QWORD_MNEM_SUFFIX): New macro.
(CpuK6,CpuAthlon,CpuSledgehammer, Cpu64, CpuNo64, CpuUnknownFlags):
New macros
(CpuMMX,CpuSSE,Cpu3dnow, CpuUnknown): Renumber.
(IgnoreSize, DefaultSize, No_?Suf, FWait, IsString, regKludge, IsPrefix,
ImmExt): Renumber.
(Size64, No_qSuf, NoRex64, Rex64): New macros.
(Reg64, Imm32S, Imm64, Disp32S, Disp64): New macros.
(Imm8, Imm8S, Imm16, Imm32, Imm1, BaseIndex, Disp8, Disp16, Disp32,
InOutPortReg,ShiftCount, Control, Debug, Test, FloatReg, FloatAcc,
SReg2, SReg3, Acc, JumpAbsolute, RegMMX, RegXMM, EsSeg, InvMem): Renumber.
(Reg, WordReg): Add Reg64.
(Imm): Add Imm32S and Imm64.
(EncImm): New.
(Disp): Add Disp64 and Disp32S.
(AnyMem): Add Disp32S.
(RegRex, RegRex64): New macros.
(rex_byte): New type.
* tc-i386.c (set_16bit_code_flag): Kill.
(fits_in_unsigned_long, fits_in_signed_long): New functions.
(reloc): New parameter "signed"; support x86_64.
(set_code_flag): New.
(DEFAULT_ARCH): New macro; default to "i386".
(default_arch): New static variable.
(struct _i386_insn): New fields Operand_PCrel; rex.
(flag_16bit_code): Kill; All tests replaced to "flag_code == CODE_64BIT";
(flag_code): New enum and static variable.
(use_rela_relocations): New static variable.
(flag_code_names): New static variable.
(cpu_arch_flags): Default to CpuUnknownFlags|CpuNo64.
(cpu_arch): Add "sledgehammer"; Add CPUAthlon to Athlon and CpuK6 to
K6 and Athlon.
(i386_align_code): Return plain "nop" for x86_64.
(mode_from_disp_size): Support Disp32S.
(smallest_imm_type): Support Imm32S and Imm64.
(offset_in_range): Support size of 8.
(set_cpu_arch): Do not clobber to Cpu64/CpuNo64.
(md_pseudo_table): Add "code64"; use set_code_flat.
(md_begin): Emit sane error message on hash failure.
(tc_i386_fix_adjustable): Support x86_64 relocations.
(md_assemble): Support QWORD_MNEM_SUFFIX, REX registers,
instructions supported on particular arch just partially,
output of 64bit immediates, handling of Imm32S and Disp32S type.
(i386_immedaite): Support x86_64 relocations; support 64bit constants.
(i386_displacement): Likewise.
(i386_index_check): Cleanup; support 64bit addresses.
(md_apply_fix3): Support x86_64 relocation and rela.
(md_longopts): Add "32" and "64".
(md_parse_option): Add OPTION_32 and OPTION_64.
(i386_target_format): Call even for ELFs; choose between
elf64-x86-64 and elf32-i386.
(i386_validate_fix): Refuse GOTOFF in 64bit mode.
(tc_gen_reloc): Support rela relocations and x86_64.
(intel_e09_1): Support QWORD.
* i386.h (i386_optab): Replace "Imm" with "EncImm".
(i386_regtab): Add flags field.
2000-12-20 21:24:13 +08:00
|
|
|
#define IgnoreSize 0x10000 /* instruction ignores operand size prefix */
|
|
|
|
#define DefaultSize 0x20000 /* default insn size depends on mode */
|
|
|
|
#define No_bSuf 0x40000 /* b suffix on instruction illegal */
|
|
|
|
#define No_wSuf 0x80000 /* w suffix on instruction illegal */
|
|
|
|
#define No_lSuf 0x100000 /* l suffix on instruction illegal */
|
|
|
|
#define No_sSuf 0x200000 /* s suffix on instruction illegal */
|
|
|
|
#define No_qSuf 0x400000 /* q suffix on instruction illegal */
|
|
|
|
#define No_xSuf 0x800000 /* x suffix on instruction illegal */
|
|
|
|
#define FWait 0x1000000 /* instruction needs FWAIT */
|
|
|
|
#define IsString 0x2000000 /* quick test for string instructions */
|
|
|
|
#define regKludge 0x4000000 /* fake an extra reg operand for clr, imul */
|
|
|
|
#define IsPrefix 0x8000000 /* opcode is a prefix */
|
|
|
|
#define ImmExt 0x10000000 /* instruction has extension in 8 bit imm */
|
|
|
|
#define NoRex64 0x20000000 /* instruction don't need Rex64 prefix. */
|
|
|
|
#define Rex64 0x40000000 /* instruction require Rex64 prefix. */
|
|
|
|
#define Ugh 0x80000000 /* deprecated fp insn, gets a warning */
|
1999-05-03 15:29:11 +08:00
|
|
|
|
|
|
|
/* operand_types[i] describes the type of operand i. This is made
|
|
|
|
by OR'ing together all of the possible type masks. (e.g.
|
|
|
|
'operand_types[i] = Reg|Imm' specifies that operand i can be
|
2000-05-13 17:26:23 +08:00
|
|
|
either a register or an immediate operand. */
|
2006-12-10 00:43:41 +08:00
|
|
|
unsigned int operand_types[MAX_OPERANDS];
|
2000-05-13 17:26:23 +08:00
|
|
|
|
|
|
|
/* operand_types[i] bits */
|
|
|
|
/* register */
|
|
|
|
#define Reg8 0x1 /* 8 bit reg */
|
|
|
|
#define Reg16 0x2 /* 16 bit reg */
|
|
|
|
#define Reg32 0x4 /* 32 bit reg */
|
* tc-i386.h (i386_target_format): Define even for ELFs.
(QWORD_MNEM_SUFFIX): New macro.
(CpuK6,CpuAthlon,CpuSledgehammer, Cpu64, CpuNo64, CpuUnknownFlags):
New macros
(CpuMMX,CpuSSE,Cpu3dnow, CpuUnknown): Renumber.
(IgnoreSize, DefaultSize, No_?Suf, FWait, IsString, regKludge, IsPrefix,
ImmExt): Renumber.
(Size64, No_qSuf, NoRex64, Rex64): New macros.
(Reg64, Imm32S, Imm64, Disp32S, Disp64): New macros.
(Imm8, Imm8S, Imm16, Imm32, Imm1, BaseIndex, Disp8, Disp16, Disp32,
InOutPortReg,ShiftCount, Control, Debug, Test, FloatReg, FloatAcc,
SReg2, SReg3, Acc, JumpAbsolute, RegMMX, RegXMM, EsSeg, InvMem): Renumber.
(Reg, WordReg): Add Reg64.
(Imm): Add Imm32S and Imm64.
(EncImm): New.
(Disp): Add Disp64 and Disp32S.
(AnyMem): Add Disp32S.
(RegRex, RegRex64): New macros.
(rex_byte): New type.
* tc-i386.c (set_16bit_code_flag): Kill.
(fits_in_unsigned_long, fits_in_signed_long): New functions.
(reloc): New parameter "signed"; support x86_64.
(set_code_flag): New.
(DEFAULT_ARCH): New macro; default to "i386".
(default_arch): New static variable.
(struct _i386_insn): New fields Operand_PCrel; rex.
(flag_16bit_code): Kill; All tests replaced to "flag_code == CODE_64BIT";
(flag_code): New enum and static variable.
(use_rela_relocations): New static variable.
(flag_code_names): New static variable.
(cpu_arch_flags): Default to CpuUnknownFlags|CpuNo64.
(cpu_arch): Add "sledgehammer"; Add CPUAthlon to Athlon and CpuK6 to
K6 and Athlon.
(i386_align_code): Return plain "nop" for x86_64.
(mode_from_disp_size): Support Disp32S.
(smallest_imm_type): Support Imm32S and Imm64.
(offset_in_range): Support size of 8.
(set_cpu_arch): Do not clobber to Cpu64/CpuNo64.
(md_pseudo_table): Add "code64"; use set_code_flat.
(md_begin): Emit sane error message on hash failure.
(tc_i386_fix_adjustable): Support x86_64 relocations.
(md_assemble): Support QWORD_MNEM_SUFFIX, REX registers,
instructions supported on particular arch just partially,
output of 64bit immediates, handling of Imm32S and Disp32S type.
(i386_immedaite): Support x86_64 relocations; support 64bit constants.
(i386_displacement): Likewise.
(i386_index_check): Cleanup; support 64bit addresses.
(md_apply_fix3): Support x86_64 relocation and rela.
(md_longopts): Add "32" and "64".
(md_parse_option): Add OPTION_32 and OPTION_64.
(i386_target_format): Call even for ELFs; choose between
elf64-x86-64 and elf32-i386.
(i386_validate_fix): Refuse GOTOFF in 64bit mode.
(tc_gen_reloc): Support rela relocations and x86_64.
(intel_e09_1): Support QWORD.
* i386.h (i386_optab): Replace "Imm" with "EncImm".
(i386_regtab): Add flags field.
2000-12-20 21:24:13 +08:00
|
|
|
#define Reg64 0x8 /* 64 bit reg */
|
2000-05-13 17:26:23 +08:00
|
|
|
/* immediate */
|
* tc-i386.h (i386_target_format): Define even for ELFs.
(QWORD_MNEM_SUFFIX): New macro.
(CpuK6,CpuAthlon,CpuSledgehammer, Cpu64, CpuNo64, CpuUnknownFlags):
New macros
(CpuMMX,CpuSSE,Cpu3dnow, CpuUnknown): Renumber.
(IgnoreSize, DefaultSize, No_?Suf, FWait, IsString, regKludge, IsPrefix,
ImmExt): Renumber.
(Size64, No_qSuf, NoRex64, Rex64): New macros.
(Reg64, Imm32S, Imm64, Disp32S, Disp64): New macros.
(Imm8, Imm8S, Imm16, Imm32, Imm1, BaseIndex, Disp8, Disp16, Disp32,
InOutPortReg,ShiftCount, Control, Debug, Test, FloatReg, FloatAcc,
SReg2, SReg3, Acc, JumpAbsolute, RegMMX, RegXMM, EsSeg, InvMem): Renumber.
(Reg, WordReg): Add Reg64.
(Imm): Add Imm32S and Imm64.
(EncImm): New.
(Disp): Add Disp64 and Disp32S.
(AnyMem): Add Disp32S.
(RegRex, RegRex64): New macros.
(rex_byte): New type.
* tc-i386.c (set_16bit_code_flag): Kill.
(fits_in_unsigned_long, fits_in_signed_long): New functions.
(reloc): New parameter "signed"; support x86_64.
(set_code_flag): New.
(DEFAULT_ARCH): New macro; default to "i386".
(default_arch): New static variable.
(struct _i386_insn): New fields Operand_PCrel; rex.
(flag_16bit_code): Kill; All tests replaced to "flag_code == CODE_64BIT";
(flag_code): New enum and static variable.
(use_rela_relocations): New static variable.
(flag_code_names): New static variable.
(cpu_arch_flags): Default to CpuUnknownFlags|CpuNo64.
(cpu_arch): Add "sledgehammer"; Add CPUAthlon to Athlon and CpuK6 to
K6 and Athlon.
(i386_align_code): Return plain "nop" for x86_64.
(mode_from_disp_size): Support Disp32S.
(smallest_imm_type): Support Imm32S and Imm64.
(offset_in_range): Support size of 8.
(set_cpu_arch): Do not clobber to Cpu64/CpuNo64.
(md_pseudo_table): Add "code64"; use set_code_flat.
(md_begin): Emit sane error message on hash failure.
(tc_i386_fix_adjustable): Support x86_64 relocations.
(md_assemble): Support QWORD_MNEM_SUFFIX, REX registers,
instructions supported on particular arch just partially,
output of 64bit immediates, handling of Imm32S and Disp32S type.
(i386_immedaite): Support x86_64 relocations; support 64bit constants.
(i386_displacement): Likewise.
(i386_index_check): Cleanup; support 64bit addresses.
(md_apply_fix3): Support x86_64 relocation and rela.
(md_longopts): Add "32" and "64".
(md_parse_option): Add OPTION_32 and OPTION_64.
(i386_target_format): Call even for ELFs; choose between
elf64-x86-64 and elf32-i386.
(i386_validate_fix): Refuse GOTOFF in 64bit mode.
(tc_gen_reloc): Support rela relocations and x86_64.
(intel_e09_1): Support QWORD.
* i386.h (i386_optab): Replace "Imm" with "EncImm".
(i386_regtab): Add flags field.
2000-12-20 21:24:13 +08:00
|
|
|
#define Imm8 0x10 /* 8 bit immediate */
|
|
|
|
#define Imm8S 0x20 /* 8 bit immediate sign extended */
|
|
|
|
#define Imm16 0x40 /* 16 bit immediate */
|
|
|
|
#define Imm32 0x80 /* 32 bit immediate */
|
|
|
|
#define Imm32S 0x100 /* 32 bit immediate sign extended */
|
|
|
|
#define Imm64 0x200 /* 64 bit immediate */
|
|
|
|
#define Imm1 0x400 /* 1 bit immediate */
|
2000-05-13 17:26:23 +08:00
|
|
|
/* memory */
|
* tc-i386.h (i386_target_format): Define even for ELFs.
(QWORD_MNEM_SUFFIX): New macro.
(CpuK6,CpuAthlon,CpuSledgehammer, Cpu64, CpuNo64, CpuUnknownFlags):
New macros
(CpuMMX,CpuSSE,Cpu3dnow, CpuUnknown): Renumber.
(IgnoreSize, DefaultSize, No_?Suf, FWait, IsString, regKludge, IsPrefix,
ImmExt): Renumber.
(Size64, No_qSuf, NoRex64, Rex64): New macros.
(Reg64, Imm32S, Imm64, Disp32S, Disp64): New macros.
(Imm8, Imm8S, Imm16, Imm32, Imm1, BaseIndex, Disp8, Disp16, Disp32,
InOutPortReg,ShiftCount, Control, Debug, Test, FloatReg, FloatAcc,
SReg2, SReg3, Acc, JumpAbsolute, RegMMX, RegXMM, EsSeg, InvMem): Renumber.
(Reg, WordReg): Add Reg64.
(Imm): Add Imm32S and Imm64.
(EncImm): New.
(Disp): Add Disp64 and Disp32S.
(AnyMem): Add Disp32S.
(RegRex, RegRex64): New macros.
(rex_byte): New type.
* tc-i386.c (set_16bit_code_flag): Kill.
(fits_in_unsigned_long, fits_in_signed_long): New functions.
(reloc): New parameter "signed"; support x86_64.
(set_code_flag): New.
(DEFAULT_ARCH): New macro; default to "i386".
(default_arch): New static variable.
(struct _i386_insn): New fields Operand_PCrel; rex.
(flag_16bit_code): Kill; All tests replaced to "flag_code == CODE_64BIT";
(flag_code): New enum and static variable.
(use_rela_relocations): New static variable.
(flag_code_names): New static variable.
(cpu_arch_flags): Default to CpuUnknownFlags|CpuNo64.
(cpu_arch): Add "sledgehammer"; Add CPUAthlon to Athlon and CpuK6 to
K6 and Athlon.
(i386_align_code): Return plain "nop" for x86_64.
(mode_from_disp_size): Support Disp32S.
(smallest_imm_type): Support Imm32S and Imm64.
(offset_in_range): Support size of 8.
(set_cpu_arch): Do not clobber to Cpu64/CpuNo64.
(md_pseudo_table): Add "code64"; use set_code_flat.
(md_begin): Emit sane error message on hash failure.
(tc_i386_fix_adjustable): Support x86_64 relocations.
(md_assemble): Support QWORD_MNEM_SUFFIX, REX registers,
instructions supported on particular arch just partially,
output of 64bit immediates, handling of Imm32S and Disp32S type.
(i386_immedaite): Support x86_64 relocations; support 64bit constants.
(i386_displacement): Likewise.
(i386_index_check): Cleanup; support 64bit addresses.
(md_apply_fix3): Support x86_64 relocation and rela.
(md_longopts): Add "32" and "64".
(md_parse_option): Add OPTION_32 and OPTION_64.
(i386_target_format): Call even for ELFs; choose between
elf64-x86-64 and elf32-i386.
(i386_validate_fix): Refuse GOTOFF in 64bit mode.
(tc_gen_reloc): Support rela relocations and x86_64.
(intel_e09_1): Support QWORD.
* i386.h (i386_optab): Replace "Imm" with "EncImm".
(i386_regtab): Add flags field.
2000-12-20 21:24:13 +08:00
|
|
|
#define BaseIndex 0x800
|
2000-05-13 17:26:23 +08:00
|
|
|
/* Disp8,16,32 are used in different ways, depending on the
|
|
|
|
instruction. For jumps, they specify the size of the PC relative
|
|
|
|
displacement, for baseindex type instructions, they specify the
|
|
|
|
size of the offset relative to the base register, and for memory
|
|
|
|
offset instructions such as `mov 1234,%al' they specify the size of
|
|
|
|
the offset relative to the segment base. */
|
* tc-i386.h (i386_target_format): Define even for ELFs.
(QWORD_MNEM_SUFFIX): New macro.
(CpuK6,CpuAthlon,CpuSledgehammer, Cpu64, CpuNo64, CpuUnknownFlags):
New macros
(CpuMMX,CpuSSE,Cpu3dnow, CpuUnknown): Renumber.
(IgnoreSize, DefaultSize, No_?Suf, FWait, IsString, regKludge, IsPrefix,
ImmExt): Renumber.
(Size64, No_qSuf, NoRex64, Rex64): New macros.
(Reg64, Imm32S, Imm64, Disp32S, Disp64): New macros.
(Imm8, Imm8S, Imm16, Imm32, Imm1, BaseIndex, Disp8, Disp16, Disp32,
InOutPortReg,ShiftCount, Control, Debug, Test, FloatReg, FloatAcc,
SReg2, SReg3, Acc, JumpAbsolute, RegMMX, RegXMM, EsSeg, InvMem): Renumber.
(Reg, WordReg): Add Reg64.
(Imm): Add Imm32S and Imm64.
(EncImm): New.
(Disp): Add Disp64 and Disp32S.
(AnyMem): Add Disp32S.
(RegRex, RegRex64): New macros.
(rex_byte): New type.
* tc-i386.c (set_16bit_code_flag): Kill.
(fits_in_unsigned_long, fits_in_signed_long): New functions.
(reloc): New parameter "signed"; support x86_64.
(set_code_flag): New.
(DEFAULT_ARCH): New macro; default to "i386".
(default_arch): New static variable.
(struct _i386_insn): New fields Operand_PCrel; rex.
(flag_16bit_code): Kill; All tests replaced to "flag_code == CODE_64BIT";
(flag_code): New enum and static variable.
(use_rela_relocations): New static variable.
(flag_code_names): New static variable.
(cpu_arch_flags): Default to CpuUnknownFlags|CpuNo64.
(cpu_arch): Add "sledgehammer"; Add CPUAthlon to Athlon and CpuK6 to
K6 and Athlon.
(i386_align_code): Return plain "nop" for x86_64.
(mode_from_disp_size): Support Disp32S.
(smallest_imm_type): Support Imm32S and Imm64.
(offset_in_range): Support size of 8.
(set_cpu_arch): Do not clobber to Cpu64/CpuNo64.
(md_pseudo_table): Add "code64"; use set_code_flat.
(md_begin): Emit sane error message on hash failure.
(tc_i386_fix_adjustable): Support x86_64 relocations.
(md_assemble): Support QWORD_MNEM_SUFFIX, REX registers,
instructions supported on particular arch just partially,
output of 64bit immediates, handling of Imm32S and Disp32S type.
(i386_immedaite): Support x86_64 relocations; support 64bit constants.
(i386_displacement): Likewise.
(i386_index_check): Cleanup; support 64bit addresses.
(md_apply_fix3): Support x86_64 relocation and rela.
(md_longopts): Add "32" and "64".
(md_parse_option): Add OPTION_32 and OPTION_64.
(i386_target_format): Call even for ELFs; choose between
elf64-x86-64 and elf32-i386.
(i386_validate_fix): Refuse GOTOFF in 64bit mode.
(tc_gen_reloc): Support rela relocations and x86_64.
(intel_e09_1): Support QWORD.
* i386.h (i386_optab): Replace "Imm" with "EncImm".
(i386_regtab): Add flags field.
2000-12-20 21:24:13 +08:00
|
|
|
#define Disp8 0x1000 /* 8 bit displacement */
|
|
|
|
#define Disp16 0x2000 /* 16 bit displacement */
|
|
|
|
#define Disp32 0x4000 /* 32 bit displacement */
|
|
|
|
#define Disp32S 0x8000 /* 32 bit signed displacement */
|
|
|
|
#define Disp64 0x10000 /* 64 bit displacement */
|
2000-05-13 17:26:23 +08:00
|
|
|
/* specials */
|
* tc-i386.h (i386_target_format): Define even for ELFs.
(QWORD_MNEM_SUFFIX): New macro.
(CpuK6,CpuAthlon,CpuSledgehammer, Cpu64, CpuNo64, CpuUnknownFlags):
New macros
(CpuMMX,CpuSSE,Cpu3dnow, CpuUnknown): Renumber.
(IgnoreSize, DefaultSize, No_?Suf, FWait, IsString, regKludge, IsPrefix,
ImmExt): Renumber.
(Size64, No_qSuf, NoRex64, Rex64): New macros.
(Reg64, Imm32S, Imm64, Disp32S, Disp64): New macros.
(Imm8, Imm8S, Imm16, Imm32, Imm1, BaseIndex, Disp8, Disp16, Disp32,
InOutPortReg,ShiftCount, Control, Debug, Test, FloatReg, FloatAcc,
SReg2, SReg3, Acc, JumpAbsolute, RegMMX, RegXMM, EsSeg, InvMem): Renumber.
(Reg, WordReg): Add Reg64.
(Imm): Add Imm32S and Imm64.
(EncImm): New.
(Disp): Add Disp64 and Disp32S.
(AnyMem): Add Disp32S.
(RegRex, RegRex64): New macros.
(rex_byte): New type.
* tc-i386.c (set_16bit_code_flag): Kill.
(fits_in_unsigned_long, fits_in_signed_long): New functions.
(reloc): New parameter "signed"; support x86_64.
(set_code_flag): New.
(DEFAULT_ARCH): New macro; default to "i386".
(default_arch): New static variable.
(struct _i386_insn): New fields Operand_PCrel; rex.
(flag_16bit_code): Kill; All tests replaced to "flag_code == CODE_64BIT";
(flag_code): New enum and static variable.
(use_rela_relocations): New static variable.
(flag_code_names): New static variable.
(cpu_arch_flags): Default to CpuUnknownFlags|CpuNo64.
(cpu_arch): Add "sledgehammer"; Add CPUAthlon to Athlon and CpuK6 to
K6 and Athlon.
(i386_align_code): Return plain "nop" for x86_64.
(mode_from_disp_size): Support Disp32S.
(smallest_imm_type): Support Imm32S and Imm64.
(offset_in_range): Support size of 8.
(set_cpu_arch): Do not clobber to Cpu64/CpuNo64.
(md_pseudo_table): Add "code64"; use set_code_flat.
(md_begin): Emit sane error message on hash failure.
(tc_i386_fix_adjustable): Support x86_64 relocations.
(md_assemble): Support QWORD_MNEM_SUFFIX, REX registers,
instructions supported on particular arch just partially,
output of 64bit immediates, handling of Imm32S and Disp32S type.
(i386_immedaite): Support x86_64 relocations; support 64bit constants.
(i386_displacement): Likewise.
(i386_index_check): Cleanup; support 64bit addresses.
(md_apply_fix3): Support x86_64 relocation and rela.
(md_longopts): Add "32" and "64".
(md_parse_option): Add OPTION_32 and OPTION_64.
(i386_target_format): Call even for ELFs; choose between
elf64-x86-64 and elf32-i386.
(i386_validate_fix): Refuse GOTOFF in 64bit mode.
(tc_gen_reloc): Support rela relocations and x86_64.
(intel_e09_1): Support QWORD.
* i386.h (i386_optab): Replace "Imm" with "EncImm".
(i386_regtab): Add flags field.
2000-12-20 21:24:13 +08:00
|
|
|
#define InOutPortReg 0x20000 /* register to hold in/out port addr = dx */
|
|
|
|
#define ShiftCount 0x40000 /* register to hold shift cound = cl */
|
|
|
|
#define Control 0x80000 /* Control register */
|
|
|
|
#define Debug 0x100000 /* Debug register */
|
|
|
|
#define Test 0x200000 /* Test register */
|
|
|
|
#define FloatReg 0x400000 /* Float register */
|
|
|
|
#define FloatAcc 0x800000 /* Float stack top %st(0) */
|
|
|
|
#define SReg2 0x1000000 /* 2 bit segment register */
|
|
|
|
#define SReg3 0x2000000 /* 3 bit segment register */
|
|
|
|
#define Acc 0x4000000 /* Accumulator %al or %ax or %eax */
|
|
|
|
#define JumpAbsolute 0x8000000
|
|
|
|
#define RegMMX 0x10000000 /* MMX register */
|
|
|
|
#define RegXMM 0x20000000 /* XMM registers in PIII */
|
|
|
|
#define EsSeg 0x40000000 /* String insn operand with fixed es segment */
|
|
|
|
|
2000-05-13 17:26:23 +08:00
|
|
|
/* InvMem is for instructions with a modrm byte that only allow a
|
|
|
|
general register encoding in the i.tm.mode and i.tm.regmem fields,
|
|
|
|
eg. control reg moves. They really ought to support a memory form,
|
|
|
|
but don't, so we add an InvMem flag to the register operand to
|
|
|
|
indicate that it should be encoded in the i.tm.regmem field. */
|
* tc-i386.h (i386_target_format): Define even for ELFs.
(QWORD_MNEM_SUFFIX): New macro.
(CpuK6,CpuAthlon,CpuSledgehammer, Cpu64, CpuNo64, CpuUnknownFlags):
New macros
(CpuMMX,CpuSSE,Cpu3dnow, CpuUnknown): Renumber.
(IgnoreSize, DefaultSize, No_?Suf, FWait, IsString, regKludge, IsPrefix,
ImmExt): Renumber.
(Size64, No_qSuf, NoRex64, Rex64): New macros.
(Reg64, Imm32S, Imm64, Disp32S, Disp64): New macros.
(Imm8, Imm8S, Imm16, Imm32, Imm1, BaseIndex, Disp8, Disp16, Disp32,
InOutPortReg,ShiftCount, Control, Debug, Test, FloatReg, FloatAcc,
SReg2, SReg3, Acc, JumpAbsolute, RegMMX, RegXMM, EsSeg, InvMem): Renumber.
(Reg, WordReg): Add Reg64.
(Imm): Add Imm32S and Imm64.
(EncImm): New.
(Disp): Add Disp64 and Disp32S.
(AnyMem): Add Disp32S.
(RegRex, RegRex64): New macros.
(rex_byte): New type.
* tc-i386.c (set_16bit_code_flag): Kill.
(fits_in_unsigned_long, fits_in_signed_long): New functions.
(reloc): New parameter "signed"; support x86_64.
(set_code_flag): New.
(DEFAULT_ARCH): New macro; default to "i386".
(default_arch): New static variable.
(struct _i386_insn): New fields Operand_PCrel; rex.
(flag_16bit_code): Kill; All tests replaced to "flag_code == CODE_64BIT";
(flag_code): New enum and static variable.
(use_rela_relocations): New static variable.
(flag_code_names): New static variable.
(cpu_arch_flags): Default to CpuUnknownFlags|CpuNo64.
(cpu_arch): Add "sledgehammer"; Add CPUAthlon to Athlon and CpuK6 to
K6 and Athlon.
(i386_align_code): Return plain "nop" for x86_64.
(mode_from_disp_size): Support Disp32S.
(smallest_imm_type): Support Imm32S and Imm64.
(offset_in_range): Support size of 8.
(set_cpu_arch): Do not clobber to Cpu64/CpuNo64.
(md_pseudo_table): Add "code64"; use set_code_flat.
(md_begin): Emit sane error message on hash failure.
(tc_i386_fix_adjustable): Support x86_64 relocations.
(md_assemble): Support QWORD_MNEM_SUFFIX, REX registers,
instructions supported on particular arch just partially,
output of 64bit immediates, handling of Imm32S and Disp32S type.
(i386_immedaite): Support x86_64 relocations; support 64bit constants.
(i386_displacement): Likewise.
(i386_index_check): Cleanup; support 64bit addresses.
(md_apply_fix3): Support x86_64 relocation and rela.
(md_longopts): Add "32" and "64".
(md_parse_option): Add OPTION_32 and OPTION_64.
(i386_target_format): Call even for ELFs; choose between
elf64-x86-64 and elf32-i386.
(i386_validate_fix): Refuse GOTOFF in 64bit mode.
(tc_gen_reloc): Support rela relocations and x86_64.
(intel_e09_1): Support QWORD.
* i386.h (i386_optab): Replace "Imm" with "EncImm".
(i386_regtab): Add flags field.
2000-12-20 21:24:13 +08:00
|
|
|
#define InvMem 0x80000000
|
2000-05-13 17:26:23 +08:00
|
|
|
|
* tc-i386.h (i386_target_format): Define even for ELFs.
(QWORD_MNEM_SUFFIX): New macro.
(CpuK6,CpuAthlon,CpuSledgehammer, Cpu64, CpuNo64, CpuUnknownFlags):
New macros
(CpuMMX,CpuSSE,Cpu3dnow, CpuUnknown): Renumber.
(IgnoreSize, DefaultSize, No_?Suf, FWait, IsString, regKludge, IsPrefix,
ImmExt): Renumber.
(Size64, No_qSuf, NoRex64, Rex64): New macros.
(Reg64, Imm32S, Imm64, Disp32S, Disp64): New macros.
(Imm8, Imm8S, Imm16, Imm32, Imm1, BaseIndex, Disp8, Disp16, Disp32,
InOutPortReg,ShiftCount, Control, Debug, Test, FloatReg, FloatAcc,
SReg2, SReg3, Acc, JumpAbsolute, RegMMX, RegXMM, EsSeg, InvMem): Renumber.
(Reg, WordReg): Add Reg64.
(Imm): Add Imm32S and Imm64.
(EncImm): New.
(Disp): Add Disp64 and Disp32S.
(AnyMem): Add Disp32S.
(RegRex, RegRex64): New macros.
(rex_byte): New type.
* tc-i386.c (set_16bit_code_flag): Kill.
(fits_in_unsigned_long, fits_in_signed_long): New functions.
(reloc): New parameter "signed"; support x86_64.
(set_code_flag): New.
(DEFAULT_ARCH): New macro; default to "i386".
(default_arch): New static variable.
(struct _i386_insn): New fields Operand_PCrel; rex.
(flag_16bit_code): Kill; All tests replaced to "flag_code == CODE_64BIT";
(flag_code): New enum and static variable.
(use_rela_relocations): New static variable.
(flag_code_names): New static variable.
(cpu_arch_flags): Default to CpuUnknownFlags|CpuNo64.
(cpu_arch): Add "sledgehammer"; Add CPUAthlon to Athlon and CpuK6 to
K6 and Athlon.
(i386_align_code): Return plain "nop" for x86_64.
(mode_from_disp_size): Support Disp32S.
(smallest_imm_type): Support Imm32S and Imm64.
(offset_in_range): Support size of 8.
(set_cpu_arch): Do not clobber to Cpu64/CpuNo64.
(md_pseudo_table): Add "code64"; use set_code_flat.
(md_begin): Emit sane error message on hash failure.
(tc_i386_fix_adjustable): Support x86_64 relocations.
(md_assemble): Support QWORD_MNEM_SUFFIX, REX registers,
instructions supported on particular arch just partially,
output of 64bit immediates, handling of Imm32S and Disp32S type.
(i386_immedaite): Support x86_64 relocations; support 64bit constants.
(i386_displacement): Likewise.
(i386_index_check): Cleanup; support 64bit addresses.
(md_apply_fix3): Support x86_64 relocation and rela.
(md_longopts): Add "32" and "64".
(md_parse_option): Add OPTION_32 and OPTION_64.
(i386_target_format): Call even for ELFs; choose between
elf64-x86-64 and elf32-i386.
(i386_validate_fix): Refuse GOTOFF in 64bit mode.
(tc_gen_reloc): Support rela relocations and x86_64.
(intel_e09_1): Support QWORD.
* i386.h (i386_optab): Replace "Imm" with "EncImm".
(i386_regtab): Add flags field.
2000-12-20 21:24:13 +08:00
|
|
|
#define Reg (Reg8|Reg16|Reg32|Reg64) /* gen'l register */
|
|
|
|
#define WordReg (Reg16|Reg32|Reg64)
|
2000-05-13 17:26:23 +08:00
|
|
|
#define ImplicitRegister (InOutPortReg|ShiftCount|Acc|FloatAcc)
|
* tc-i386.h (i386_target_format): Define even for ELFs.
(QWORD_MNEM_SUFFIX): New macro.
(CpuK6,CpuAthlon,CpuSledgehammer, Cpu64, CpuNo64, CpuUnknownFlags):
New macros
(CpuMMX,CpuSSE,Cpu3dnow, CpuUnknown): Renumber.
(IgnoreSize, DefaultSize, No_?Suf, FWait, IsString, regKludge, IsPrefix,
ImmExt): Renumber.
(Size64, No_qSuf, NoRex64, Rex64): New macros.
(Reg64, Imm32S, Imm64, Disp32S, Disp64): New macros.
(Imm8, Imm8S, Imm16, Imm32, Imm1, BaseIndex, Disp8, Disp16, Disp32,
InOutPortReg,ShiftCount, Control, Debug, Test, FloatReg, FloatAcc,
SReg2, SReg3, Acc, JumpAbsolute, RegMMX, RegXMM, EsSeg, InvMem): Renumber.
(Reg, WordReg): Add Reg64.
(Imm): Add Imm32S and Imm64.
(EncImm): New.
(Disp): Add Disp64 and Disp32S.
(AnyMem): Add Disp32S.
(RegRex, RegRex64): New macros.
(rex_byte): New type.
* tc-i386.c (set_16bit_code_flag): Kill.
(fits_in_unsigned_long, fits_in_signed_long): New functions.
(reloc): New parameter "signed"; support x86_64.
(set_code_flag): New.
(DEFAULT_ARCH): New macro; default to "i386".
(default_arch): New static variable.
(struct _i386_insn): New fields Operand_PCrel; rex.
(flag_16bit_code): Kill; All tests replaced to "flag_code == CODE_64BIT";
(flag_code): New enum and static variable.
(use_rela_relocations): New static variable.
(flag_code_names): New static variable.
(cpu_arch_flags): Default to CpuUnknownFlags|CpuNo64.
(cpu_arch): Add "sledgehammer"; Add CPUAthlon to Athlon and CpuK6 to
K6 and Athlon.
(i386_align_code): Return plain "nop" for x86_64.
(mode_from_disp_size): Support Disp32S.
(smallest_imm_type): Support Imm32S and Imm64.
(offset_in_range): Support size of 8.
(set_cpu_arch): Do not clobber to Cpu64/CpuNo64.
(md_pseudo_table): Add "code64"; use set_code_flat.
(md_begin): Emit sane error message on hash failure.
(tc_i386_fix_adjustable): Support x86_64 relocations.
(md_assemble): Support QWORD_MNEM_SUFFIX, REX registers,
instructions supported on particular arch just partially,
output of 64bit immediates, handling of Imm32S and Disp32S type.
(i386_immedaite): Support x86_64 relocations; support 64bit constants.
(i386_displacement): Likewise.
(i386_index_check): Cleanup; support 64bit addresses.
(md_apply_fix3): Support x86_64 relocation and rela.
(md_longopts): Add "32" and "64".
(md_parse_option): Add OPTION_32 and OPTION_64.
(i386_target_format): Call even for ELFs; choose between
elf64-x86-64 and elf32-i386.
(i386_validate_fix): Refuse GOTOFF in 64bit mode.
(tc_gen_reloc): Support rela relocations and x86_64.
(intel_e09_1): Support QWORD.
* i386.h (i386_optab): Replace "Imm" with "EncImm".
(i386_regtab): Add flags field.
2000-12-20 21:24:13 +08:00
|
|
|
#define Imm (Imm8|Imm8S|Imm16|Imm32S|Imm32|Imm64) /* gen'l immediate */
|
|
|
|
#define EncImm (Imm8|Imm16|Imm32|Imm32S) /* Encodable gen'l immediate */
|
|
|
|
#define Disp (Disp8|Disp16|Disp32|Disp32S|Disp64) /* General displacement */
|
|
|
|
#define AnyMem (Disp8|Disp16|Disp32|Disp32S|BaseIndex|InvMem) /* General memory */
|
2000-05-13 17:26:23 +08:00
|
|
|
/* The following aliases are defined because the opcode table
|
|
|
|
carefully specifies the allowed memory types for each instruction.
|
|
|
|
At the moment we can only tell a memory reference size by the
|
|
|
|
instruction suffix, so there's not much point in defining Mem8,
|
|
|
|
Mem16, Mem32 and Mem64 opcode modifiers - We might as well just use
|
|
|
|
the suffix directly to check memory operands. */
|
|
|
|
#define LLongMem AnyMem /* 64 bits (or more) */
|
|
|
|
#define LongMem AnyMem /* 32 bit memory ref */
|
|
|
|
#define ShortMem AnyMem /* 16 bit memory ref */
|
|
|
|
#define WordMem AnyMem /* 16 or 32 bit memory ref */
|
|
|
|
#define ByteMem AnyMem /* 8 bit memory ref */
|
1999-05-03 15:29:11 +08:00
|
|
|
}
|
|
|
|
template;
|
|
|
|
|
|
|
|
/*
|
|
|
|
'templates' is for grouping together 'template' structures for opcodes
|
|
|
|
of the same name. This is only used for storing the insns in the grand
|
|
|
|
ole hash table of insns.
|
|
|
|
The templates themselves start at START and range up to (but not including)
|
|
|
|
END.
|
|
|
|
*/
|
|
|
|
typedef struct
|
2000-05-13 17:26:23 +08:00
|
|
|
{
|
|
|
|
const template *start;
|
|
|
|
const template *end;
|
|
|
|
}
|
|
|
|
templates;
|
1999-05-03 15:29:11 +08:00
|
|
|
|
|
|
|
/* these are for register name --> number & type hash lookup */
|
|
|
|
typedef struct
|
2000-05-13 17:26:23 +08:00
|
|
|
{
|
|
|
|
char *reg_name;
|
|
|
|
unsigned int reg_type;
|
* tc-i386.h (i386_target_format): Define even for ELFs.
(QWORD_MNEM_SUFFIX): New macro.
(CpuK6,CpuAthlon,CpuSledgehammer, Cpu64, CpuNo64, CpuUnknownFlags):
New macros
(CpuMMX,CpuSSE,Cpu3dnow, CpuUnknown): Renumber.
(IgnoreSize, DefaultSize, No_?Suf, FWait, IsString, regKludge, IsPrefix,
ImmExt): Renumber.
(Size64, No_qSuf, NoRex64, Rex64): New macros.
(Reg64, Imm32S, Imm64, Disp32S, Disp64): New macros.
(Imm8, Imm8S, Imm16, Imm32, Imm1, BaseIndex, Disp8, Disp16, Disp32,
InOutPortReg,ShiftCount, Control, Debug, Test, FloatReg, FloatAcc,
SReg2, SReg3, Acc, JumpAbsolute, RegMMX, RegXMM, EsSeg, InvMem): Renumber.
(Reg, WordReg): Add Reg64.
(Imm): Add Imm32S and Imm64.
(EncImm): New.
(Disp): Add Disp64 and Disp32S.
(AnyMem): Add Disp32S.
(RegRex, RegRex64): New macros.
(rex_byte): New type.
* tc-i386.c (set_16bit_code_flag): Kill.
(fits_in_unsigned_long, fits_in_signed_long): New functions.
(reloc): New parameter "signed"; support x86_64.
(set_code_flag): New.
(DEFAULT_ARCH): New macro; default to "i386".
(default_arch): New static variable.
(struct _i386_insn): New fields Operand_PCrel; rex.
(flag_16bit_code): Kill; All tests replaced to "flag_code == CODE_64BIT";
(flag_code): New enum and static variable.
(use_rela_relocations): New static variable.
(flag_code_names): New static variable.
(cpu_arch_flags): Default to CpuUnknownFlags|CpuNo64.
(cpu_arch): Add "sledgehammer"; Add CPUAthlon to Athlon and CpuK6 to
K6 and Athlon.
(i386_align_code): Return plain "nop" for x86_64.
(mode_from_disp_size): Support Disp32S.
(smallest_imm_type): Support Imm32S and Imm64.
(offset_in_range): Support size of 8.
(set_cpu_arch): Do not clobber to Cpu64/CpuNo64.
(md_pseudo_table): Add "code64"; use set_code_flat.
(md_begin): Emit sane error message on hash failure.
(tc_i386_fix_adjustable): Support x86_64 relocations.
(md_assemble): Support QWORD_MNEM_SUFFIX, REX registers,
instructions supported on particular arch just partially,
output of 64bit immediates, handling of Imm32S and Disp32S type.
(i386_immedaite): Support x86_64 relocations; support 64bit constants.
(i386_displacement): Likewise.
(i386_index_check): Cleanup; support 64bit addresses.
(md_apply_fix3): Support x86_64 relocation and rela.
(md_longopts): Add "32" and "64".
(md_parse_option): Add OPTION_32 and OPTION_64.
(i386_target_format): Call even for ELFs; choose between
elf64-x86-64 and elf32-i386.
(i386_validate_fix): Refuse GOTOFF in 64bit mode.
(tc_gen_reloc): Support rela relocations and x86_64.
(intel_e09_1): Support QWORD.
* i386.h (i386_optab): Replace "Imm" with "EncImm".
(i386_regtab): Add flags field.
2000-12-20 21:24:13 +08:00
|
|
|
unsigned int reg_flags;
|
|
|
|
#define RegRex 0x1 /* Extended register. */
|
|
|
|
#define RegRex64 0x2 /* Extended 8 bit register. */
|
2000-05-13 17:26:23 +08:00
|
|
|
unsigned int reg_num;
|
|
|
|
}
|
1999-05-03 15:29:11 +08:00
|
|
|
reg_entry;
|
|
|
|
|
|
|
|
typedef struct
|
2000-05-13 17:26:23 +08:00
|
|
|
{
|
|
|
|
char *seg_name;
|
|
|
|
unsigned int seg_prefix;
|
|
|
|
}
|
1999-05-03 15:29:11 +08:00
|
|
|
seg_entry;
|
|
|
|
|
2000-09-16 08:56:47 +08:00
|
|
|
/* 386 operand encoding bytes: see 386 book for details of this. */
|
1999-05-03 15:29:11 +08:00
|
|
|
typedef struct
|
2000-05-13 17:26:23 +08:00
|
|
|
{
|
|
|
|
unsigned int regmem; /* codes register or memory operand */
|
|
|
|
unsigned int reg; /* codes register operand (or extended opcode) */
|
|
|
|
unsigned int mode; /* how to interpret regmem & reg */
|
|
|
|
}
|
1999-05-03 15:29:11 +08:00
|
|
|
modrm_byte;
|
|
|
|
|
* tc-i386.h (i386_target_format): Define even for ELFs.
(QWORD_MNEM_SUFFIX): New macro.
(CpuK6,CpuAthlon,CpuSledgehammer, Cpu64, CpuNo64, CpuUnknownFlags):
New macros
(CpuMMX,CpuSSE,Cpu3dnow, CpuUnknown): Renumber.
(IgnoreSize, DefaultSize, No_?Suf, FWait, IsString, regKludge, IsPrefix,
ImmExt): Renumber.
(Size64, No_qSuf, NoRex64, Rex64): New macros.
(Reg64, Imm32S, Imm64, Disp32S, Disp64): New macros.
(Imm8, Imm8S, Imm16, Imm32, Imm1, BaseIndex, Disp8, Disp16, Disp32,
InOutPortReg,ShiftCount, Control, Debug, Test, FloatReg, FloatAcc,
SReg2, SReg3, Acc, JumpAbsolute, RegMMX, RegXMM, EsSeg, InvMem): Renumber.
(Reg, WordReg): Add Reg64.
(Imm): Add Imm32S and Imm64.
(EncImm): New.
(Disp): Add Disp64 and Disp32S.
(AnyMem): Add Disp32S.
(RegRex, RegRex64): New macros.
(rex_byte): New type.
* tc-i386.c (set_16bit_code_flag): Kill.
(fits_in_unsigned_long, fits_in_signed_long): New functions.
(reloc): New parameter "signed"; support x86_64.
(set_code_flag): New.
(DEFAULT_ARCH): New macro; default to "i386".
(default_arch): New static variable.
(struct _i386_insn): New fields Operand_PCrel; rex.
(flag_16bit_code): Kill; All tests replaced to "flag_code == CODE_64BIT";
(flag_code): New enum and static variable.
(use_rela_relocations): New static variable.
(flag_code_names): New static variable.
(cpu_arch_flags): Default to CpuUnknownFlags|CpuNo64.
(cpu_arch): Add "sledgehammer"; Add CPUAthlon to Athlon and CpuK6 to
K6 and Athlon.
(i386_align_code): Return plain "nop" for x86_64.
(mode_from_disp_size): Support Disp32S.
(smallest_imm_type): Support Imm32S and Imm64.
(offset_in_range): Support size of 8.
(set_cpu_arch): Do not clobber to Cpu64/CpuNo64.
(md_pseudo_table): Add "code64"; use set_code_flat.
(md_begin): Emit sane error message on hash failure.
(tc_i386_fix_adjustable): Support x86_64 relocations.
(md_assemble): Support QWORD_MNEM_SUFFIX, REX registers,
instructions supported on particular arch just partially,
output of 64bit immediates, handling of Imm32S and Disp32S type.
(i386_immedaite): Support x86_64 relocations; support 64bit constants.
(i386_displacement): Likewise.
(i386_index_check): Cleanup; support 64bit addresses.
(md_apply_fix3): Support x86_64 relocation and rela.
(md_longopts): Add "32" and "64".
(md_parse_option): Add OPTION_32 and OPTION_64.
(i386_target_format): Call even for ELFs; choose between
elf64-x86-64 and elf32-i386.
(i386_validate_fix): Refuse GOTOFF in 64bit mode.
(tc_gen_reloc): Support rela relocations and x86_64.
(intel_e09_1): Support QWORD.
* i386.h (i386_optab): Replace "Imm" with "EncImm".
(i386_regtab): Add flags field.
2000-12-20 21:24:13 +08:00
|
|
|
/* x86-64 extension prefix. */
|
2002-03-09 13:36:51 +08:00
|
|
|
typedef int rex_byte;
|
|
|
|
#define REX_OPCODE 0x40
|
|
|
|
|
|
|
|
/* Indicates 64 bit operand size. */
|
|
|
|
#define REX_MODE64 8
|
|
|
|
/* High extension to reg field of modrm byte. */
|
|
|
|
#define REX_EXTX 4
|
|
|
|
/* High extension to SIB index field. */
|
|
|
|
#define REX_EXTY 2
|
|
|
|
/* High extension to base field of modrm or SIB, or reg field of opcode. */
|
|
|
|
#define REX_EXTZ 1
|
* tc-i386.h (i386_target_format): Define even for ELFs.
(QWORD_MNEM_SUFFIX): New macro.
(CpuK6,CpuAthlon,CpuSledgehammer, Cpu64, CpuNo64, CpuUnknownFlags):
New macros
(CpuMMX,CpuSSE,Cpu3dnow, CpuUnknown): Renumber.
(IgnoreSize, DefaultSize, No_?Suf, FWait, IsString, regKludge, IsPrefix,
ImmExt): Renumber.
(Size64, No_qSuf, NoRex64, Rex64): New macros.
(Reg64, Imm32S, Imm64, Disp32S, Disp64): New macros.
(Imm8, Imm8S, Imm16, Imm32, Imm1, BaseIndex, Disp8, Disp16, Disp32,
InOutPortReg,ShiftCount, Control, Debug, Test, FloatReg, FloatAcc,
SReg2, SReg3, Acc, JumpAbsolute, RegMMX, RegXMM, EsSeg, InvMem): Renumber.
(Reg, WordReg): Add Reg64.
(Imm): Add Imm32S and Imm64.
(EncImm): New.
(Disp): Add Disp64 and Disp32S.
(AnyMem): Add Disp32S.
(RegRex, RegRex64): New macros.
(rex_byte): New type.
* tc-i386.c (set_16bit_code_flag): Kill.
(fits_in_unsigned_long, fits_in_signed_long): New functions.
(reloc): New parameter "signed"; support x86_64.
(set_code_flag): New.
(DEFAULT_ARCH): New macro; default to "i386".
(default_arch): New static variable.
(struct _i386_insn): New fields Operand_PCrel; rex.
(flag_16bit_code): Kill; All tests replaced to "flag_code == CODE_64BIT";
(flag_code): New enum and static variable.
(use_rela_relocations): New static variable.
(flag_code_names): New static variable.
(cpu_arch_flags): Default to CpuUnknownFlags|CpuNo64.
(cpu_arch): Add "sledgehammer"; Add CPUAthlon to Athlon and CpuK6 to
K6 and Athlon.
(i386_align_code): Return plain "nop" for x86_64.
(mode_from_disp_size): Support Disp32S.
(smallest_imm_type): Support Imm32S and Imm64.
(offset_in_range): Support size of 8.
(set_cpu_arch): Do not clobber to Cpu64/CpuNo64.
(md_pseudo_table): Add "code64"; use set_code_flat.
(md_begin): Emit sane error message on hash failure.
(tc_i386_fix_adjustable): Support x86_64 relocations.
(md_assemble): Support QWORD_MNEM_SUFFIX, REX registers,
instructions supported on particular arch just partially,
output of 64bit immediates, handling of Imm32S and Disp32S type.
(i386_immedaite): Support x86_64 relocations; support 64bit constants.
(i386_displacement): Likewise.
(i386_index_check): Cleanup; support 64bit addresses.
(md_apply_fix3): Support x86_64 relocation and rela.
(md_longopts): Add "32" and "64".
(md_parse_option): Add OPTION_32 and OPTION_64.
(i386_target_format): Call even for ELFs; choose between
elf64-x86-64 and elf32-i386.
(i386_validate_fix): Refuse GOTOFF in 64bit mode.
(tc_gen_reloc): Support rela relocations and x86_64.
(intel_e09_1): Support QWORD.
* i386.h (i386_optab): Replace "Imm" with "EncImm".
(i386_regtab): Add flags field.
2000-12-20 21:24:13 +08:00
|
|
|
|
2000-09-16 08:56:47 +08:00
|
|
|
/* 386 opcode byte to code indirect addressing. */
|
1999-05-03 15:29:11 +08:00
|
|
|
typedef struct
|
2000-05-13 17:26:23 +08:00
|
|
|
{
|
|
|
|
unsigned base;
|
|
|
|
unsigned index;
|
|
|
|
unsigned scale;
|
|
|
|
}
|
1999-05-03 15:29:11 +08:00
|
|
|
sib_byte;
|
|
|
|
|
2006-06-16 23:46:11 +08:00
|
|
|
enum processor_type
|
|
|
|
{
|
|
|
|
PROCESSOR_UNKNOWN,
|
|
|
|
PROCESSOR_I486,
|
|
|
|
PROCESSOR_PENTIUM,
|
|
|
|
PROCESSOR_PENTIUMPRO,
|
|
|
|
PROCESSOR_PENTIUM4,
|
|
|
|
PROCESSOR_NOCONA,
|
2006-09-28 22:06:36 +08:00
|
|
|
PROCESSOR_CORE,
|
|
|
|
PROCESSOR_CORE2,
|
2006-06-16 23:46:11 +08:00
|
|
|
PROCESSOR_K6,
|
|
|
|
PROCESSOR_ATHLON,
|
|
|
|
PROCESSOR_K8,
|
|
|
|
PROCESSOR_GENERIC32,
|
2006-07-14 06:25:48 +08:00
|
|
|
PROCESSOR_GENERIC64,
|
|
|
|
PROCESSOR_AMDFAM10
|
2006-06-16 23:46:11 +08:00
|
|
|
};
|
|
|
|
|
|
|
|
/* x86 arch names, types and features */
|
2000-05-13 17:26:23 +08:00
|
|
|
typedef struct
|
|
|
|
{
|
2006-06-16 23:46:11 +08:00
|
|
|
const char *name; /* arch name */
|
|
|
|
enum processor_type type; /* arch type */
|
|
|
|
unsigned int flags; /* cpu feature flags */
|
2000-05-13 17:26:23 +08:00
|
|
|
}
|
|
|
|
arch_entry;
|
|
|
|
|
1999-05-03 15:29:11 +08:00
|
|
|
/* The name of the global offset table generated by the compiler. Allow
|
2000-09-16 08:56:47 +08:00
|
|
|
this to be overridden if need be. */
|
1999-05-03 15:29:11 +08:00
|
|
|
#ifndef GLOBAL_OFFSET_TABLE_NAME
|
|
|
|
#define GLOBAL_OFFSET_TABLE_NAME "_GLOBAL_OFFSET_TABLE_"
|
|
|
|
#endif
|
|
|
|
|
2005-07-18 23:24:41 +08:00
|
|
|
#if (defined (OBJ_ELF) || defined (OBJ_MAYBE_ELF)) && !defined (LEX_AT)
|
2002-08-09 20:37:41 +08:00
|
|
|
#define TC_PARSE_CONS_EXPRESSION(EXP, NBYTES) x86_cons (EXP, NBYTES)
|
|
|
|
extern void x86_cons PARAMS ((expressionS *, int));
|
2005-09-28 22:44:25 +08:00
|
|
|
#endif
|
2002-08-09 20:37:41 +08:00
|
|
|
|
|
|
|
#define TC_CONS_FIX_NEW(FRAG,OFF,LEN,EXP) x86_cons_fix_new(FRAG, OFF, LEN, EXP)
|
|
|
|
extern void x86_cons_fix_new
|
|
|
|
PARAMS ((fragS *, unsigned int, unsigned int, expressionS *));
|
|
|
|
|
|
|
|
#define DIFF_EXPR_OK /* foo-. gets turned into PC relative relocs */
|
|
|
|
|
|
|
|
#define NO_RELOC BFD_RELOC_NONE
|
|
|
|
|
1999-05-03 15:29:11 +08:00
|
|
|
void i386_validate_fix PARAMS ((struct fix *));
|
2002-09-05 08:01:18 +08:00
|
|
|
#define TC_VALIDATE_FIX(FIX,SEGTYPE,SKIP) i386_validate_fix(FIX)
|
2002-08-09 20:37:41 +08:00
|
|
|
|
|
|
|
#define tc_fix_adjustable(X) tc_i386_fix_adjustable(X)
|
|
|
|
extern int tc_i386_fix_adjustable PARAMS ((struct fix *));
|
|
|
|
|
gas:
* cgen.c, cgen.h, tc.h, write.c, config/obj-coff.c
* config/tc-a29k.c, config/tc-alpha.c, config/tc-alpha.h
* config/tc-arc.c, config/tc-arc.h, config/tc-arm.c
* config/tc-arm.h, config/tc-avr.c, config/tc-avr.h
* config/tc-cris.c, config/tc-crx.c, config/tc-d10v.c
* config/tc-d10v.h, config/tc-d30v.c, config/tc-d30v.h
* config/tc-dlx.c, config/tc-dlx.h, config/tc-fr30.h
* config/tc-frv.c, config/tc-frv.h, config/tc-h8300.c
* config/tc-h8500.c, config/tc-hppa.c, config/tc-hppa.h
* config/tc-i370.c, config/tc-i370.h, config/tc-i386.c
* config/tc-i386.h, config/tc-i860.c, config/tc-i860.h
* config/tc-i960.c, config/tc-i960.h, config/tc-ia64.c
* config/tc-ip2k.c, config/tc-ip2k.h, config/tc-iq2000.c
* config/tc-iq2000.h, config/tc-m32r.c, config/tc-m32r.h
* config/tc-m68hc11.c, config/tc-m68hc11.h, config/tc-m68k.c
* config/tc-m68k.h, config/tc-m88k.c, config/tc-maxq.c
* config/tc-mcore.c, config/tc-mcore.h, config/tc-mips.c
* config/tc-mips.h, config/tc-mmix.c, config/tc-mn10200.c
* config/tc-mn10300.c, config/tc-msp430.c, config/tc-ns32k.c
* config/tc-openrisc.h, config/tc-or32.c, config/tc-or32.h
* config/tc-pdp11.c, config/tc-pj.c, config/tc-pj.h
* config/tc-ppc.c, config/tc-ppc.h, config/tc-s390.c
* config/tc-s390.h, config/tc-sh64.c, config/tc-sh.c
* config/tc-sh.h, config/tc-sparc.c, config/tc-sparc.h
* config/tc-tahoe.c, config/tc-tic30.c, config/tc-tic4x.c
* config/tc-tic54x.c, config/tc-tic80.c, config/tc-v850.c
* config/tc-v850.h, config/tc-vax.c, config/tc-vax.h
* config/tc-w65.c, config/tc-xstormy16.c, config/tc-xstormy16.h
* config/tc-xtensa.c, config/tc-z8k.c:
Replace all instances of the string "_apply_fix3" with
"_apply_fix".
* po/POTFILES.in, po/gas.pot: Regenerate.
bfd:
* coff-i386.c: Change md_apply_fix3 to md_apply_fix in comment.
cgen:
* doc/porting.texi: Change all mention of md_apply_fix3 and
gas_cgen_md_apply_fix3 to md_apply_fix and gas_cgen_md_apply_fix
respectively.
2005-06-08 01:54:22 +08:00
|
|
|
/* Values passed to md_apply_fix don't include the symbol value. */
|
2002-09-05 08:01:18 +08:00
|
|
|
#define MD_APPLY_SYM_VALUE(FIX) 0
|
2002-10-15 10:20:53 +08:00
|
|
|
|
|
|
|
/* ELF wants external syms kept, as does PE COFF. */
|
2003-01-23 20:51:05 +08:00
|
|
|
#if defined (TE_PE) && defined (STRICT_PE_FORMAT)
|
|
|
|
#define EXTERN_FORCE_RELOC \
|
2002-10-15 10:20:53 +08:00
|
|
|
(OUTPUT_FLAVOR == bfd_target_elf_flavour \
|
|
|
|
|| OUTPUT_FLAVOR == bfd_target_coff_flavour)
|
|
|
|
#else
|
|
|
|
#define EXTERN_FORCE_RELOC \
|
|
|
|
(OUTPUT_FLAVOR == bfd_target_elf_flavour)
|
1999-05-03 15:29:11 +08:00
|
|
|
#endif
|
|
|
|
|
2002-09-05 08:01:18 +08:00
|
|
|
/* This expression evaluates to true if the relocation is for a local
|
|
|
|
object for which we still want to do the relocation at runtime.
|
|
|
|
False if we are willing to perform this relocation while building
|
|
|
|
the .o file. GOTOFF does not need to be checked here because it is
|
|
|
|
not pcrel. I am not sure if some of the others are ever used with
|
2002-08-09 20:37:41 +08:00
|
|
|
pcrel, but it is easier to be safe than sorry. */
|
|
|
|
|
2002-09-05 08:01:18 +08:00
|
|
|
#define TC_FORCE_RELOCATION_LOCAL(FIX) \
|
|
|
|
(!(FIX)->fx_pcrel \
|
|
|
|
|| (FIX)->fx_plt \
|
|
|
|
|| (FIX)->fx_r_type == BFD_RELOC_386_PLT32 \
|
|
|
|
|| (FIX)->fx_r_type == BFD_RELOC_386_GOT32 \
|
|
|
|
|| (FIX)->fx_r_type == BFD_RELOC_386_GOTPC \
|
|
|
|
|| TC_FORCE_RELOCATION (FIX))
|
2002-08-09 20:37:41 +08:00
|
|
|
|
2005-10-26 20:29:44 +08:00
|
|
|
extern int i386_parse_name (char *, expressionS *, char *);
|
|
|
|
#define md_parse_name(s, e, m, c) i386_parse_name (s, e, c)
|
1999-05-03 15:29:11 +08:00
|
|
|
|
|
|
|
extern const struct relax_type md_relax_table[];
|
|
|
|
#define TC_GENERIC_RELAX_TABLE md_relax_table
|
|
|
|
|
2003-06-10 14:46:34 +08:00
|
|
|
extern int optimize_align_code;
|
|
|
|
|
1999-05-03 15:29:11 +08:00
|
|
|
#define md_do_align(n, fill, len, max, around) \
|
2003-06-10 14:46:34 +08:00
|
|
|
if ((n) \
|
|
|
|
&& !need_pass_2 \
|
|
|
|
&& optimize_align_code \
|
|
|
|
&& (!(fill) \
|
|
|
|
|| ((char)*(fill) == (char)0x90 && (len) == 1)) \
|
1999-06-13 00:49:51 +08:00
|
|
|
&& subseg_text_p (now_seg)) \
|
1999-05-03 15:29:11 +08:00
|
|
|
{ \
|
2000-12-28 18:07:56 +08:00
|
|
|
frag_align_code ((n), (max)); \
|
1999-05-03 15:29:11 +08:00
|
|
|
goto around; \
|
|
|
|
}
|
|
|
|
|
2000-12-28 18:07:56 +08:00
|
|
|
#define MAX_MEM_FOR_RS_ALIGN_CODE 15
|
|
|
|
|
1999-05-03 15:29:11 +08:00
|
|
|
extern void i386_align_code PARAMS ((fragS *, int));
|
|
|
|
|
|
|
|
#define HANDLE_ALIGN(fragP) \
|
|
|
|
if (fragP->fr_type == rs_align_code) \
|
|
|
|
i386_align_code (fragP, (fragP->fr_next->fr_address \
|
|
|
|
- fragP->fr_address \
|
|
|
|
- fragP->fr_fix));
|
|
|
|
|
|
|
|
void i386_print_statistics PARAMS ((FILE *));
|
|
|
|
#define tc_print_statistics i386_print_statistics
|
|
|
|
|
|
|
|
#define md_number_to_chars number_to_chars_littleendian
|
|
|
|
|
|
|
|
#ifdef SCO_ELF
|
|
|
|
#define tc_init_after_args() sco_id ()
|
|
|
|
extern void sco_id PARAMS ((void));
|
|
|
|
#endif
|
|
|
|
|
2003-05-20 15:58:07 +08:00
|
|
|
/* We want .cfi_* pseudo-ops for generating unwind info. */
|
2003-05-28 00:52:49 +08:00
|
|
|
#define TARGET_USE_CFIPOP 1
|
2003-05-20 15:58:07 +08:00
|
|
|
|
2003-05-28 00:52:49 +08:00
|
|
|
extern unsigned int x86_dwarf2_return_column;
|
|
|
|
#define DWARF2_DEFAULT_RETURN_COLUMN x86_dwarf2_return_column
|
|
|
|
|
|
|
|
extern int x86_cie_data_alignment;
|
|
|
|
#define DWARF2_CIE_DATA_ALIGNMENT x86_cie_data_alignment
|
2003-05-20 15:58:07 +08:00
|
|
|
|
|
|
|
#define tc_regname_to_dw2regnum tc_x86_regname_to_dw2regnum
|
2006-05-19 19:26:11 +08:00
|
|
|
extern int tc_x86_regname_to_dw2regnum PARAMS ((char *regname));
|
2003-05-20 15:58:07 +08:00
|
|
|
|
|
|
|
#define tc_cfi_frame_initial_instructions tc_x86_frame_initial_instructions
|
|
|
|
extern void tc_x86_frame_initial_instructions PARAMS ((void));
|
|
|
|
|
2004-10-08 21:55:11 +08:00
|
|
|
#define md_elf_section_type(str,len) i386_elf_section_type (str, len)
|
|
|
|
extern int i386_elf_section_type PARAMS ((const char *, size_t len));
|
|
|
|
|
2005-07-25 23:41:08 +08:00
|
|
|
/* Support for SHF_X86_64_LARGE */
|
|
|
|
extern int x86_64_section_word PARAMS ((char *, size_t));
|
|
|
|
extern int x86_64_section_letter PARAMS ((int letter, char **ptr_msg));
|
|
|
|
#define md_elf_section_letter(LETTER, PTR_MSG) x86_64_section_letter (LETTER, PTR_MSG)
|
|
|
|
#define md_elf_section_word(STR, LEN) x86_64_section_word (STR, LEN)
|
|
|
|
|
2004-10-18 20:32:13 +08:00
|
|
|
#ifdef TE_PE
|
|
|
|
|
|
|
|
#define O_secrel O_md1
|
|
|
|
|
|
|
|
#define TC_DWARF2_EMIT_OFFSET tc_pe_dwarf2_emit_offset
|
|
|
|
void tc_pe_dwarf2_emit_offset (symbolS *, unsigned int);
|
|
|
|
|
|
|
|
#endif /* TE_PE */
|
|
|
|
|
2002-08-09 20:37:41 +08:00
|
|
|
#endif /* TC_I386 */
|