mirror of
https://mirrors.bfsu.edu.cn/git/linux.git
synced 2024-12-02 16:44:10 +08:00
aaa225e0aa
The cache lock code was unused and punted, so punt the documentation too. Signed-off-by: Michael Hennerich <michael.hennerich@analog.com> Signed-off-by: Mike Frysinger <vapier@gentoo.org>
56 lines
1.3 KiB
Plaintext
56 lines
1.3 KiB
Plaintext
/*
|
|
* File: Documentation/blackfin/cachefeatures.txt
|
|
* Based on:
|
|
* Author:
|
|
*
|
|
* Created:
|
|
* Description: This file contains the simple DMA Implementation for Blackfin
|
|
*
|
|
* Rev: $Id: cachefeatures.txt 2384 2006-11-01 04:12:43Z magicyang $
|
|
*
|
|
* Modified:
|
|
* Copyright 2004-2006 Analog Devices Inc.
|
|
*
|
|
* Bugs: Enter bugs at http://blackfin.uclinux.org/
|
|
*
|
|
*/
|
|
|
|
- Instruction and Data cache initialization.
|
|
icache_init();
|
|
dcache_init();
|
|
|
|
- Instruction and Data cache Invalidation Routines, when flushing the
|
|
same is not required.
|
|
_icache_invalidate();
|
|
_dcache_invalidate();
|
|
|
|
Also, for invalidating the entire instruction and data cache, the below
|
|
routines are provided (another method for invalidation, refer page no 267 and 287 of
|
|
ADSP-BF533 Hardware Reference manual)
|
|
|
|
invalidate_entire_dcache();
|
|
invalidate_entire_icache();
|
|
|
|
-External Flushing of Instruction and data cache routines.
|
|
|
|
flush_instruction_cache();
|
|
flush_data_cache();
|
|
|
|
- Internal Flushing of Instruction and Data Cache.
|
|
|
|
icplb_flush();
|
|
dcplb_flush();
|
|
|
|
- Miscellaneous cache functions.
|
|
|
|
flush_cache_all();
|
|
flush_cache_mm();
|
|
invalidate_dcache_range();
|
|
flush_dcache_range();
|
|
flush_dcache_page();
|
|
flush_cache_range();
|
|
flush_cache_page();
|
|
invalidate_dcache_range();
|
|
flush_page_to_ram();
|
|
|