mirror of
https://mirrors.bfsu.edu.cn/git/linux.git
synced 2024-12-26 04:25:27 +08:00
285f5fa7e9
The iop348 processor integrates an Xscale (XSC3 512KB L2 Cache) core with a Serial Attached SCSI (SAS) controller, multi-ported DDR2 memory controller, 3 Application Direct Memory Access (DMA) controllers, a 133Mhz PCI-X interface, a x8 PCI-Express interface, and other peripherals to form a system-on-a-chip RAID subsystem engine. The iop342 processor replaces the SAS controller with a second Xscale core for dual core embedded applications. The iop341 processor is the single core version of iop342. This patch supports the two Intel customer reference platforms iq81340mc for external storage and iq81340sc for direct attach (HBA) development. The developer's manual is available here: ftp://download.intel.com/design/iio/docs/31503701.pdf Changelog: * removed virtual addresses from resource definitions * cleaned up some unnecessary #include's Signed-off-by: Dan Williams <dan.j.williams@intel.com> Signed-off-by: Russell King <rmk+kernel@arm.linux.org.uk>
29 lines
572 B
C
29 lines
572 B
C
#ifndef __ASM_ARCH_HARDWARE_H
|
|
#define __ASM_ARCH_HARDWARE_H
|
|
#include <asm/types.h>
|
|
|
|
#define pcibios_assign_all_busses() 1
|
|
|
|
#ifndef __ASSEMBLY__
|
|
extern unsigned long iop13xx_pcibios_min_io;
|
|
extern unsigned long iop13xx_pcibios_min_mem;
|
|
extern u16 iop13xx_dev_id(void);
|
|
extern void iop13xx_set_atu_mmr_bases(void);
|
|
#endif
|
|
|
|
#define PCIBIOS_MIN_IO (iop13xx_pcibios_min_io)
|
|
#define PCIBIOS_MIN_MEM (iop13xx_pcibios_min_mem)
|
|
|
|
/*
|
|
* Generic chipset bits
|
|
*
|
|
*/
|
|
#include "iop13xx.h"
|
|
|
|
/*
|
|
* Board specific bits
|
|
*/
|
|
#include "iq81340.h"
|
|
|
|
#endif /* _ASM_ARCH_HARDWARE_H */
|