mirror of
https://mirrors.bfsu.edu.cn/git/linux.git
synced 2024-11-17 01:04:19 +08:00
0c5c62ddf8
-----BEGIN PGP SIGNATURE----- iQJIBAABCgAyFiEEgMe7l+5h9hnxdsnuWYigwDrT+vwFAmGFXBkUHGJoZWxnYWFz QGdvb2dsZS5jb20ACgkQWYigwDrT+vx6Tg/7BsGWm8f+uw/mr9lLm47q2mc4XyoO 7bR9KDp5NM84W/8ZOU7dqqqsnY0ddrSOLBRyhJJYMW3SwJd1y1ajTBsL1Ujqv+eN z+JUFmhq4Laqm4k6Spc9CEJE+Ol5P6gGUtxLYo6PM2R0VxnSs/rDxctT5i7YOpCi COJ+NVT/mc/by2loz1kLTSR9GgtBBgd+Y8UA33GFbHKssROw02L0OI3wffp81Oba EhMGPoD+0FndAniDw+vaOSoO+YaBuTfbM92T/O00mND69Fj1PWgmNWZz7gAVgsXb 3RrNENUFxgw6CDt7LZWB8OyT04iXe0R2kJs+PA9gigFCGbypwbd/Nbz5M7e9HUTR ray+1EpZib6+nIksQBL2mX8nmtyHMcLiM57TOEhq0+ECDO640MiRm8t0FIG/1E8v 3ZYd9w20o/NxlFNXHxxpZ3D/osGH5ocyF5c5m1rfB4RGRwztZGL172LWCB0Ezz9r eHB8sWxylxuhrH+hp2BzQjyddg7rbF+RA4AVfcQSxUpyV01hoRocKqknoDATVeLH 664nJIINFxKJFwfuL3E6OhrInNe1LnAhCZsHHqbS+NNQFgvPRznbixBeLkI9dMf5 Yf6vpsWO7ur8lHHbRndZubVu8nxklXTU7B/w+C11sq6k9LLRJSHzanr3Fn9WA80x sznCxwUvbTCu1r0= =nsMh -----END PGP SIGNATURE----- Merge tag 'pci-v5.16-changes' of git://git.kernel.org/pub/scm/linux/kernel/git/helgaas/pci Pull pci updates from Bjorn Helgaas: "Enumeration: - Conserve IRQs by setting up portdrv IRQs only when there are users (Jan Kiszka) - Rework and simplify _OSC negotiation for control of PCIe features (Joerg Roedel) - Remove struct pci_dev.driver pointer since it's redundant with the struct device.driver pointer (Uwe Kleine-König) Resource management: - Coalesce contiguous host bridge apertures from _CRS to accommodate BARs that cover more than one aperture (Kai-Heng Feng) Sysfs: - Check CAP_SYS_ADMIN before parsing user input (Krzysztof Wilczyński) - Return -EINVAL consistently from "store" functions (Krzysztof Wilczyński) - Use sysfs_emit() in endpoint "show" functions to avoid buffer overruns (Kunihiko Hayashi) PCIe native device hotplug: - Ignore Link Down/Up caused by resets during error recovery so endpoint drivers can remain bound to the device (Lukas Wunner) Virtualization: - Avoid bus resets on Atheros QCA6174, where they hang the device (Ingmar Klein) - Work around Pericom PI7C9X2G switch packet drop erratum by using store and forward mode instead of cut-through (Nathan Rossi) - Avoid trying to enable AtomicOps on VFs; the PF setting applies to all VFs (Selvin Xavier) MSI: - Document that /sys/bus/pci/devices/.../irq contains the legacy INTx interrupt or the IRQ of the first MSI (not MSI-X) vector (Barry Song) VPD: - Add pci_read_vpd_any() and pci_write_vpd_any() to access anywhere in the possible VPD space; use these to simplify the cxgb3 driver (Heiner Kallweit) Peer-to-peer DMA: - Add (not subtract) the bus offset when calculating DMA address (Wang Lu) ASPM: - Re-enable LTR at Downstream Ports so they don't report Unsupported Requests when reset or hot-added devices send LTR messages (Mingchuang Qiao) Apple PCIe controller driver: - Add driver for Apple M1 PCIe controller (Alyssa Rosenzweig, Marc Zyngier) Cadence PCIe controller driver: - Return success when probe succeeds instead of falling into error path (Li Chen) HiSilicon Kirin PCIe controller driver: - Reorganize PHY logic and add support for external PHY drivers (Mauro Carvalho Chehab) - Support PERST# GPIOs for HiKey970 external PEX 8606 bridge (Mauro Carvalho Chehab) - Add Kirin 970 support (Mauro Carvalho Chehab) - Make driver removable (Mauro Carvalho Chehab) Intel VMD host bridge driver: - If IOMMU supports interrupt remapping, leave VMD MSI-X remapping enabled (Adrian Huang) - Number each controller so we can tell them apart in /proc/interrupts (Chunguang Xu) - Avoid building on UML because VMD depends on x86 bare metal APIs (Johannes Berg) Marvell Aardvark PCIe controller driver: - Define macros for PCI_EXP_DEVCTL_PAYLOAD_* (Pali Rohár) - Set Max Payload Size to 512 bytes per Marvell spec (Pali Rohár) - Downgrade PIO Response Status messages to debug level (Marek Behún) - Preserve CRS SV (Config Request Retry Software Visibility) bit in emulated Root Control register (Pali Rohár) - Fix issue in configuring reference clock (Pali Rohár) - Don't clear status bits for masked interrupts (Pali Rohár) - Don't mask unused interrupts (Pali Rohár) - Avoid code repetition in advk_pcie_rd_conf() (Marek Behún) - Retry config accesses on CRS response (Pali Rohár) - Simplify emulated Root Capabilities initialization (Pali Rohár) - Fix several link training issues (Pali Rohár) - Fix link-up checking via LTSSM (Pali Rohár) - Fix reporting of Data Link Layer Link Active (Pali Rohár) - Fix emulation of W1C bits (Marek Behún) - Fix MSI domain .alloc() method to return zero on success (Marek Behún) - Read entire 16-bit MSI vector in MSI handler, not just low 8 bits (Marek Behún) - Clear Root Port I/O Space, Memory Space, and Bus Master Enable bits at startup; PCI core will set those as necessary (Pali Rohár) - When operating as a Root Port, set class code to "PCI Bridge" instead of the default "Mass Storage Controller" (Pali Rohár) - Add emulation for PCI_BRIDGE_CTL_BUS_RESET since aardvark doesn't implement this per spec (Pali Rohár) - Add emulation of option ROM BAR since aardvark doesn't implement this per spec (Pali Rohár) MediaTek MT7621 PCIe controller driver: - Add MediaTek MT7621 PCIe host controller driver and DT binding (Sergio Paracuellos) Qualcomm PCIe controller driver: - Add SC8180x compatible string (Bjorn Andersson) - Add endpoint controller driver and DT binding (Manivannan Sadhasivam) - Restructure to use of_device_get_match_data() (Prasad Malisetty) - Add SC7280-specific pcie_1_pipe_clk_src handling (Prasad Malisetty) Renesas R-Car PCIe controller driver: - Remove unnecessary includes (Geert Uytterhoeven) Rockchip DesignWare PCIe controller driver: - Add DT binding (Simon Xue) Socionext UniPhier Pro5 controller driver: - Serialize INTx masking/unmasking (Kunihiko Hayashi) Synopsys DesignWare PCIe controller driver: - Run dwc .host_init() method before registering MSI interrupt handler so we can deal with pending interrupts left by bootloader (Bjorn Andersson) - Clean up Kconfig dependencies (Andy Shevchenko) - Export symbols to allow more modular drivers (Luca Ceresoli) TI DRA7xx PCIe controller driver: - Allow host and endpoint drivers to be modules (Luca Ceresoli) - Enable external clock if present (Luca Ceresoli) TI J721E PCIe driver: - Disable PHY when probe fails after initializing it (Christophe JAILLET) MicroSemi Switchtec management driver: - Return error to application when command execution fails because an out-of-band reset has cleared the device BARs, Memory Space Enable, etc (Kelvin Cao) - Fix MRPC error status handling issue (Kelvin Cao) - Mask out other bits when reading of management VEP instance ID (Kelvin Cao) - Return EOPNOTSUPP instead of ENOTSUPP from sysfs show functions (Kelvin Cao) - Add check of event support (Logan Gunthorpe) Miscellaneous: - Remove unused pci_pool wrappers, which have been replaced by dma_pool (Cai Huoqing) - Use 'unsigned int' instead of bare 'unsigned' (Krzysztof Wilczyński) - Use kstrtobool() directly, sans strtobool() wrapper (Krzysztof Wilczyński) - Fix some sscanf(), sprintf() format mismatches (Krzysztof Wilczyński) - Update PCI subsystem information in MAINTAINERS (Krzysztof Wilczyński) - Correct some misspellings (Krzysztof Wilczyński)" * tag 'pci-v5.16-changes' of git://git.kernel.org/pub/scm/linux/kernel/git/helgaas/pci: (137 commits) PCI: Add ACS quirk for Pericom PI7C9X2G switches PCI: apple: Configure RID to SID mapper on device addition iommu/dart: Exclude MSI doorbell from PCIe device IOVA range PCI: apple: Implement MSI support PCI: apple: Add INTx and per-port interrupt support PCI: kirin: Allow removing the driver PCI: kirin: De-init the dwc driver PCI: kirin: Disable clkreq during poweroff sequence PCI: kirin: Move the power-off code to a common routine PCI: kirin: Add power_off support for Kirin 960 PHY PCI: kirin: Allow building it as a module PCI: kirin: Add MODULE_* macros PCI: kirin: Add Kirin 970 compatible PCI: kirin: Support PERST# GPIOs for HiKey970 external PEX 8606 bridge PCI: apple: Set up reference clocks when probing PCI: apple: Add initial hardware bring-up PCI: of: Allow matching of an interrupt-map local to a PCI device of/irq: Allow matching of an interrupt-map local to an interrupt controller irqdomain: Make of_phandle_args_to_fwspec() generally available PCI: Do not enable AtomicOps on VFs ...
765 lines
24 KiB
C
765 lines
24 KiB
C
/* SPDX-License-Identifier: GPL-2.0 */
|
|
#ifndef DRIVERS_PCI_H
|
|
#define DRIVERS_PCI_H
|
|
|
|
#include <linux/pci.h>
|
|
|
|
/* Number of possible devfns: 0.0 to 1f.7 inclusive */
|
|
#define MAX_NR_DEVFNS 256
|
|
|
|
#define PCI_FIND_CAP_TTL 48
|
|
|
|
#define PCI_VSEC_ID_INTEL_TBT 0x1234 /* Thunderbolt */
|
|
|
|
extern const unsigned char pcie_link_speed[];
|
|
extern bool pci_early_dump;
|
|
|
|
bool pcie_cap_has_lnkctl(const struct pci_dev *dev);
|
|
bool pcie_cap_has_rtctl(const struct pci_dev *dev);
|
|
|
|
/* Functions internal to the PCI core code */
|
|
|
|
int pci_create_sysfs_dev_files(struct pci_dev *pdev);
|
|
void pci_remove_sysfs_dev_files(struct pci_dev *pdev);
|
|
void pci_cleanup_rom(struct pci_dev *dev);
|
|
#ifdef CONFIG_DMI
|
|
extern const struct attribute_group pci_dev_smbios_attr_group;
|
|
#endif
|
|
|
|
enum pci_mmap_api {
|
|
PCI_MMAP_SYSFS, /* mmap on /sys/bus/pci/devices/<BDF>/resource<N> */
|
|
PCI_MMAP_PROCFS /* mmap on /proc/bus/pci/<BDF> */
|
|
};
|
|
int pci_mmap_fits(struct pci_dev *pdev, int resno, struct vm_area_struct *vmai,
|
|
enum pci_mmap_api mmap_api);
|
|
|
|
bool pci_reset_supported(struct pci_dev *dev);
|
|
void pci_init_reset_methods(struct pci_dev *dev);
|
|
int pci_bridge_secondary_bus_reset(struct pci_dev *dev);
|
|
int pci_bus_error_reset(struct pci_dev *dev);
|
|
|
|
struct pci_cap_saved_data {
|
|
u16 cap_nr;
|
|
bool cap_extended;
|
|
unsigned int size;
|
|
u32 data[];
|
|
};
|
|
|
|
struct pci_cap_saved_state {
|
|
struct hlist_node next;
|
|
struct pci_cap_saved_data cap;
|
|
};
|
|
|
|
void pci_allocate_cap_save_buffers(struct pci_dev *dev);
|
|
void pci_free_cap_save_buffers(struct pci_dev *dev);
|
|
int pci_add_cap_save_buffer(struct pci_dev *dev, char cap, unsigned int size);
|
|
int pci_add_ext_cap_save_buffer(struct pci_dev *dev,
|
|
u16 cap, unsigned int size);
|
|
struct pci_cap_saved_state *pci_find_saved_cap(struct pci_dev *dev, char cap);
|
|
struct pci_cap_saved_state *pci_find_saved_ext_cap(struct pci_dev *dev,
|
|
u16 cap);
|
|
|
|
#define PCI_PM_D2_DELAY 200 /* usec; see PCIe r4.0, sec 5.9.1 */
|
|
#define PCI_PM_D3HOT_WAIT 10 /* msec */
|
|
#define PCI_PM_D3COLD_WAIT 100 /* msec */
|
|
|
|
void pci_update_current_state(struct pci_dev *dev, pci_power_t state);
|
|
void pci_refresh_power_state(struct pci_dev *dev);
|
|
int pci_power_up(struct pci_dev *dev);
|
|
void pci_disable_enabled_device(struct pci_dev *dev);
|
|
int pci_finish_runtime_suspend(struct pci_dev *dev);
|
|
void pcie_clear_device_status(struct pci_dev *dev);
|
|
void pcie_clear_root_pme_status(struct pci_dev *dev);
|
|
bool pci_check_pme_status(struct pci_dev *dev);
|
|
void pci_pme_wakeup_bus(struct pci_bus *bus);
|
|
int __pci_pme_wakeup(struct pci_dev *dev, void *ign);
|
|
void pci_pme_restore(struct pci_dev *dev);
|
|
bool pci_dev_need_resume(struct pci_dev *dev);
|
|
void pci_dev_adjust_pme(struct pci_dev *dev);
|
|
void pci_dev_complete_resume(struct pci_dev *pci_dev);
|
|
void pci_config_pm_runtime_get(struct pci_dev *dev);
|
|
void pci_config_pm_runtime_put(struct pci_dev *dev);
|
|
void pci_pm_init(struct pci_dev *dev);
|
|
void pci_ea_init(struct pci_dev *dev);
|
|
void pci_msi_init(struct pci_dev *dev);
|
|
void pci_msix_init(struct pci_dev *dev);
|
|
bool pci_bridge_d3_possible(struct pci_dev *dev);
|
|
void pci_bridge_d3_update(struct pci_dev *dev);
|
|
void pci_bridge_wait_for_secondary_bus(struct pci_dev *dev);
|
|
void pci_bridge_reconfigure_ltr(struct pci_dev *dev);
|
|
|
|
static inline void pci_wakeup_event(struct pci_dev *dev)
|
|
{
|
|
/* Wait 100 ms before the system can be put into a sleep state. */
|
|
pm_wakeup_event(&dev->dev, 100);
|
|
}
|
|
|
|
static inline bool pci_has_subordinate(struct pci_dev *pci_dev)
|
|
{
|
|
return !!(pci_dev->subordinate);
|
|
}
|
|
|
|
static inline bool pci_power_manageable(struct pci_dev *pci_dev)
|
|
{
|
|
/*
|
|
* Currently we allow normal PCI devices and PCI bridges transition
|
|
* into D3 if their bridge_d3 is set.
|
|
*/
|
|
return !pci_has_subordinate(pci_dev) || pci_dev->bridge_d3;
|
|
}
|
|
|
|
static inline bool pcie_downstream_port(const struct pci_dev *dev)
|
|
{
|
|
int type = pci_pcie_type(dev);
|
|
|
|
return type == PCI_EXP_TYPE_ROOT_PORT ||
|
|
type == PCI_EXP_TYPE_DOWNSTREAM ||
|
|
type == PCI_EXP_TYPE_PCIE_BRIDGE;
|
|
}
|
|
|
|
void pci_vpd_init(struct pci_dev *dev);
|
|
void pci_vpd_release(struct pci_dev *dev);
|
|
extern const struct attribute_group pci_dev_vpd_attr_group;
|
|
|
|
/* PCI Virtual Channel */
|
|
int pci_save_vc_state(struct pci_dev *dev);
|
|
void pci_restore_vc_state(struct pci_dev *dev);
|
|
void pci_allocate_vc_save_buffers(struct pci_dev *dev);
|
|
|
|
/* PCI /proc functions */
|
|
#ifdef CONFIG_PROC_FS
|
|
int pci_proc_attach_device(struct pci_dev *dev);
|
|
int pci_proc_detach_device(struct pci_dev *dev);
|
|
int pci_proc_detach_bus(struct pci_bus *bus);
|
|
#else
|
|
static inline int pci_proc_attach_device(struct pci_dev *dev) { return 0; }
|
|
static inline int pci_proc_detach_device(struct pci_dev *dev) { return 0; }
|
|
static inline int pci_proc_detach_bus(struct pci_bus *bus) { return 0; }
|
|
#endif
|
|
|
|
/* Functions for PCI Hotplug drivers to use */
|
|
int pci_hp_add_bridge(struct pci_dev *dev);
|
|
|
|
#ifdef HAVE_PCI_LEGACY
|
|
void pci_create_legacy_files(struct pci_bus *bus);
|
|
void pci_remove_legacy_files(struct pci_bus *bus);
|
|
#else
|
|
static inline void pci_create_legacy_files(struct pci_bus *bus) { return; }
|
|
static inline void pci_remove_legacy_files(struct pci_bus *bus) { return; }
|
|
#endif
|
|
|
|
/* Lock for read/write access to pci device and bus lists */
|
|
extern struct rw_semaphore pci_bus_sem;
|
|
extern struct mutex pci_slot_mutex;
|
|
|
|
extern raw_spinlock_t pci_lock;
|
|
|
|
extern unsigned int pci_pm_d3hot_delay;
|
|
|
|
#ifdef CONFIG_PCI_MSI
|
|
void pci_no_msi(void);
|
|
#else
|
|
static inline void pci_no_msi(void) { }
|
|
#endif
|
|
|
|
void pci_realloc_get_opt(char *);
|
|
|
|
static inline int pci_no_d1d2(struct pci_dev *dev)
|
|
{
|
|
unsigned int parent_dstates = 0;
|
|
|
|
if (dev->bus->self)
|
|
parent_dstates = dev->bus->self->no_d1d2;
|
|
return (dev->no_d1d2 || parent_dstates);
|
|
|
|
}
|
|
extern const struct attribute_group *pci_dev_groups[];
|
|
extern const struct attribute_group *pcibus_groups[];
|
|
extern const struct device_type pci_dev_type;
|
|
extern const struct attribute_group *pci_bus_groups[];
|
|
|
|
extern unsigned long pci_hotplug_io_size;
|
|
extern unsigned long pci_hotplug_mmio_size;
|
|
extern unsigned long pci_hotplug_mmio_pref_size;
|
|
extern unsigned long pci_hotplug_bus_size;
|
|
|
|
/**
|
|
* pci_match_one_device - Tell if a PCI device structure has a matching
|
|
* PCI device id structure
|
|
* @id: single PCI device id structure to match
|
|
* @dev: the PCI device structure to match against
|
|
*
|
|
* Returns the matching pci_device_id structure or %NULL if there is no match.
|
|
*/
|
|
static inline const struct pci_device_id *
|
|
pci_match_one_device(const struct pci_device_id *id, const struct pci_dev *dev)
|
|
{
|
|
if ((id->vendor == PCI_ANY_ID || id->vendor == dev->vendor) &&
|
|
(id->device == PCI_ANY_ID || id->device == dev->device) &&
|
|
(id->subvendor == PCI_ANY_ID || id->subvendor == dev->subsystem_vendor) &&
|
|
(id->subdevice == PCI_ANY_ID || id->subdevice == dev->subsystem_device) &&
|
|
!((id->class ^ dev->class) & id->class_mask))
|
|
return id;
|
|
return NULL;
|
|
}
|
|
|
|
/* PCI slot sysfs helper code */
|
|
#define to_pci_slot(s) container_of(s, struct pci_slot, kobj)
|
|
|
|
extern struct kset *pci_slots_kset;
|
|
|
|
struct pci_slot_attribute {
|
|
struct attribute attr;
|
|
ssize_t (*show)(struct pci_slot *, char *);
|
|
ssize_t (*store)(struct pci_slot *, const char *, size_t);
|
|
};
|
|
#define to_pci_slot_attr(s) container_of(s, struct pci_slot_attribute, attr)
|
|
|
|
enum pci_bar_type {
|
|
pci_bar_unknown, /* Standard PCI BAR probe */
|
|
pci_bar_io, /* An I/O port BAR */
|
|
pci_bar_mem32, /* A 32-bit memory BAR */
|
|
pci_bar_mem64, /* A 64-bit memory BAR */
|
|
};
|
|
|
|
struct device *pci_get_host_bridge_device(struct pci_dev *dev);
|
|
void pci_put_host_bridge_device(struct device *dev);
|
|
|
|
int pci_configure_extended_tags(struct pci_dev *dev, void *ign);
|
|
bool pci_bus_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *pl,
|
|
int crs_timeout);
|
|
bool pci_bus_generic_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *pl,
|
|
int crs_timeout);
|
|
int pci_idt_bus_quirk(struct pci_bus *bus, int devfn, u32 *pl, int crs_timeout);
|
|
|
|
int pci_setup_device(struct pci_dev *dev);
|
|
int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
|
|
struct resource *res, unsigned int reg);
|
|
void pci_configure_ari(struct pci_dev *dev);
|
|
void __pci_bus_size_bridges(struct pci_bus *bus,
|
|
struct list_head *realloc_head);
|
|
void __pci_bus_assign_resources(const struct pci_bus *bus,
|
|
struct list_head *realloc_head,
|
|
struct list_head *fail_head);
|
|
bool pci_bus_clip_resource(struct pci_dev *dev, int idx);
|
|
|
|
void pci_reassigndev_resource_alignment(struct pci_dev *dev);
|
|
void pci_disable_bridge_window(struct pci_dev *dev);
|
|
struct pci_bus *pci_bus_get(struct pci_bus *bus);
|
|
void pci_bus_put(struct pci_bus *bus);
|
|
|
|
/* PCIe link information from Link Capabilities 2 */
|
|
#define PCIE_LNKCAP2_SLS2SPEED(lnkcap2) \
|
|
((lnkcap2) & PCI_EXP_LNKCAP2_SLS_64_0GB ? PCIE_SPEED_64_0GT : \
|
|
(lnkcap2) & PCI_EXP_LNKCAP2_SLS_32_0GB ? PCIE_SPEED_32_0GT : \
|
|
(lnkcap2) & PCI_EXP_LNKCAP2_SLS_16_0GB ? PCIE_SPEED_16_0GT : \
|
|
(lnkcap2) & PCI_EXP_LNKCAP2_SLS_8_0GB ? PCIE_SPEED_8_0GT : \
|
|
(lnkcap2) & PCI_EXP_LNKCAP2_SLS_5_0GB ? PCIE_SPEED_5_0GT : \
|
|
(lnkcap2) & PCI_EXP_LNKCAP2_SLS_2_5GB ? PCIE_SPEED_2_5GT : \
|
|
PCI_SPEED_UNKNOWN)
|
|
|
|
/* PCIe speed to Mb/s reduced by encoding overhead */
|
|
#define PCIE_SPEED2MBS_ENC(speed) \
|
|
((speed) == PCIE_SPEED_64_0GT ? 64000*128/130 : \
|
|
(speed) == PCIE_SPEED_32_0GT ? 32000*128/130 : \
|
|
(speed) == PCIE_SPEED_16_0GT ? 16000*128/130 : \
|
|
(speed) == PCIE_SPEED_8_0GT ? 8000*128/130 : \
|
|
(speed) == PCIE_SPEED_5_0GT ? 5000*8/10 : \
|
|
(speed) == PCIE_SPEED_2_5GT ? 2500*8/10 : \
|
|
0)
|
|
|
|
const char *pci_speed_string(enum pci_bus_speed speed);
|
|
enum pci_bus_speed pcie_get_speed_cap(struct pci_dev *dev);
|
|
enum pcie_link_width pcie_get_width_cap(struct pci_dev *dev);
|
|
u32 pcie_bandwidth_capable(struct pci_dev *dev, enum pci_bus_speed *speed,
|
|
enum pcie_link_width *width);
|
|
void __pcie_print_link_status(struct pci_dev *dev, bool verbose);
|
|
void pcie_report_downtraining(struct pci_dev *dev);
|
|
void pcie_update_link_speed(struct pci_bus *bus, u16 link_status);
|
|
|
|
/* Single Root I/O Virtualization */
|
|
struct pci_sriov {
|
|
int pos; /* Capability position */
|
|
int nres; /* Number of resources */
|
|
u32 cap; /* SR-IOV Capabilities */
|
|
u16 ctrl; /* SR-IOV Control */
|
|
u16 total_VFs; /* Total VFs associated with the PF */
|
|
u16 initial_VFs; /* Initial VFs associated with the PF */
|
|
u16 num_VFs; /* Number of VFs available */
|
|
u16 offset; /* First VF Routing ID offset */
|
|
u16 stride; /* Following VF stride */
|
|
u16 vf_device; /* VF device ID */
|
|
u32 pgsz; /* Page size for BAR alignment */
|
|
u8 link; /* Function Dependency Link */
|
|
u8 max_VF_buses; /* Max buses consumed by VFs */
|
|
u16 driver_max_VFs; /* Max num VFs driver supports */
|
|
struct pci_dev *dev; /* Lowest numbered PF */
|
|
struct pci_dev *self; /* This PF */
|
|
u32 class; /* VF device */
|
|
u8 hdr_type; /* VF header type */
|
|
u16 subsystem_vendor; /* VF subsystem vendor */
|
|
u16 subsystem_device; /* VF subsystem device */
|
|
resource_size_t barsz[PCI_SRIOV_NUM_BARS]; /* VF BAR size */
|
|
bool drivers_autoprobe; /* Auto probing of VFs by driver */
|
|
};
|
|
|
|
/**
|
|
* pci_dev_set_io_state - Set the new error state if possible.
|
|
*
|
|
* @dev: PCI device to set new error_state
|
|
* @new: the state we want dev to be in
|
|
*
|
|
* Must be called with device_lock held.
|
|
*
|
|
* Returns true if state has been changed to the requested state.
|
|
*/
|
|
static inline bool pci_dev_set_io_state(struct pci_dev *dev,
|
|
pci_channel_state_t new)
|
|
{
|
|
bool changed = false;
|
|
|
|
device_lock_assert(&dev->dev);
|
|
switch (new) {
|
|
case pci_channel_io_perm_failure:
|
|
switch (dev->error_state) {
|
|
case pci_channel_io_frozen:
|
|
case pci_channel_io_normal:
|
|
case pci_channel_io_perm_failure:
|
|
changed = true;
|
|
break;
|
|
}
|
|
break;
|
|
case pci_channel_io_frozen:
|
|
switch (dev->error_state) {
|
|
case pci_channel_io_frozen:
|
|
case pci_channel_io_normal:
|
|
changed = true;
|
|
break;
|
|
}
|
|
break;
|
|
case pci_channel_io_normal:
|
|
switch (dev->error_state) {
|
|
case pci_channel_io_frozen:
|
|
case pci_channel_io_normal:
|
|
changed = true;
|
|
break;
|
|
}
|
|
break;
|
|
}
|
|
if (changed)
|
|
dev->error_state = new;
|
|
return changed;
|
|
}
|
|
|
|
static inline int pci_dev_set_disconnected(struct pci_dev *dev, void *unused)
|
|
{
|
|
device_lock(&dev->dev);
|
|
pci_dev_set_io_state(dev, pci_channel_io_perm_failure);
|
|
device_unlock(&dev->dev);
|
|
|
|
return 0;
|
|
}
|
|
|
|
static inline bool pci_dev_is_disconnected(const struct pci_dev *dev)
|
|
{
|
|
return dev->error_state == pci_channel_io_perm_failure;
|
|
}
|
|
|
|
/* pci_dev priv_flags */
|
|
#define PCI_DEV_ADDED 0
|
|
#define PCI_DPC_RECOVERED 1
|
|
#define PCI_DPC_RECOVERING 2
|
|
|
|
static inline void pci_dev_assign_added(struct pci_dev *dev, bool added)
|
|
{
|
|
assign_bit(PCI_DEV_ADDED, &dev->priv_flags, added);
|
|
}
|
|
|
|
static inline bool pci_dev_is_added(const struct pci_dev *dev)
|
|
{
|
|
return test_bit(PCI_DEV_ADDED, &dev->priv_flags);
|
|
}
|
|
|
|
#ifdef CONFIG_PCIEAER
|
|
#include <linux/aer.h>
|
|
|
|
#define AER_MAX_MULTI_ERR_DEVICES 5 /* Not likely to have more */
|
|
|
|
struct aer_err_info {
|
|
struct pci_dev *dev[AER_MAX_MULTI_ERR_DEVICES];
|
|
int error_dev_num;
|
|
|
|
unsigned int id:16;
|
|
|
|
unsigned int severity:2; /* 0:NONFATAL | 1:FATAL | 2:COR */
|
|
unsigned int __pad1:5;
|
|
unsigned int multi_error_valid:1;
|
|
|
|
unsigned int first_error:5;
|
|
unsigned int __pad2:2;
|
|
unsigned int tlp_header_valid:1;
|
|
|
|
unsigned int status; /* COR/UNCOR Error Status */
|
|
unsigned int mask; /* COR/UNCOR Error Mask */
|
|
struct aer_header_log_regs tlp; /* TLP Header */
|
|
};
|
|
|
|
int aer_get_device_error_info(struct pci_dev *dev, struct aer_err_info *info);
|
|
void aer_print_error(struct pci_dev *dev, struct aer_err_info *info);
|
|
#endif /* CONFIG_PCIEAER */
|
|
|
|
#ifdef CONFIG_PCIEPORTBUS
|
|
/* Cached RCEC Endpoint Association */
|
|
struct rcec_ea {
|
|
u8 nextbusn;
|
|
u8 lastbusn;
|
|
u32 bitmap;
|
|
};
|
|
#endif
|
|
|
|
#ifdef CONFIG_PCIE_DPC
|
|
void pci_save_dpc_state(struct pci_dev *dev);
|
|
void pci_restore_dpc_state(struct pci_dev *dev);
|
|
void pci_dpc_init(struct pci_dev *pdev);
|
|
void dpc_process_error(struct pci_dev *pdev);
|
|
pci_ers_result_t dpc_reset_link(struct pci_dev *pdev);
|
|
bool pci_dpc_recovered(struct pci_dev *pdev);
|
|
#else
|
|
static inline void pci_save_dpc_state(struct pci_dev *dev) {}
|
|
static inline void pci_restore_dpc_state(struct pci_dev *dev) {}
|
|
static inline void pci_dpc_init(struct pci_dev *pdev) {}
|
|
static inline bool pci_dpc_recovered(struct pci_dev *pdev) { return false; }
|
|
#endif
|
|
|
|
#ifdef CONFIG_PCIEPORTBUS
|
|
void pci_rcec_init(struct pci_dev *dev);
|
|
void pci_rcec_exit(struct pci_dev *dev);
|
|
void pcie_link_rcec(struct pci_dev *rcec);
|
|
void pcie_walk_rcec(struct pci_dev *rcec,
|
|
int (*cb)(struct pci_dev *, void *),
|
|
void *userdata);
|
|
#else
|
|
static inline void pci_rcec_init(struct pci_dev *dev) {}
|
|
static inline void pci_rcec_exit(struct pci_dev *dev) {}
|
|
static inline void pcie_link_rcec(struct pci_dev *rcec) {}
|
|
static inline void pcie_walk_rcec(struct pci_dev *rcec,
|
|
int (*cb)(struct pci_dev *, void *),
|
|
void *userdata) {}
|
|
#endif
|
|
|
|
#ifdef CONFIG_PCI_ATS
|
|
/* Address Translation Service */
|
|
void pci_ats_init(struct pci_dev *dev);
|
|
void pci_restore_ats_state(struct pci_dev *dev);
|
|
#else
|
|
static inline void pci_ats_init(struct pci_dev *d) { }
|
|
static inline void pci_restore_ats_state(struct pci_dev *dev) { }
|
|
#endif /* CONFIG_PCI_ATS */
|
|
|
|
#ifdef CONFIG_PCI_PRI
|
|
void pci_pri_init(struct pci_dev *dev);
|
|
void pci_restore_pri_state(struct pci_dev *pdev);
|
|
#else
|
|
static inline void pci_pri_init(struct pci_dev *dev) { }
|
|
static inline void pci_restore_pri_state(struct pci_dev *pdev) { }
|
|
#endif
|
|
|
|
#ifdef CONFIG_PCI_PASID
|
|
void pci_pasid_init(struct pci_dev *dev);
|
|
void pci_restore_pasid_state(struct pci_dev *pdev);
|
|
#else
|
|
static inline void pci_pasid_init(struct pci_dev *dev) { }
|
|
static inline void pci_restore_pasid_state(struct pci_dev *pdev) { }
|
|
#endif
|
|
|
|
#ifdef CONFIG_PCI_IOV
|
|
int pci_iov_init(struct pci_dev *dev);
|
|
void pci_iov_release(struct pci_dev *dev);
|
|
void pci_iov_remove(struct pci_dev *dev);
|
|
void pci_iov_update_resource(struct pci_dev *dev, int resno);
|
|
resource_size_t pci_sriov_resource_alignment(struct pci_dev *dev, int resno);
|
|
void pci_restore_iov_state(struct pci_dev *dev);
|
|
int pci_iov_bus_range(struct pci_bus *bus);
|
|
extern const struct attribute_group sriov_pf_dev_attr_group;
|
|
extern const struct attribute_group sriov_vf_dev_attr_group;
|
|
#else
|
|
static inline int pci_iov_init(struct pci_dev *dev)
|
|
{
|
|
return -ENODEV;
|
|
}
|
|
static inline void pci_iov_release(struct pci_dev *dev)
|
|
|
|
{
|
|
}
|
|
static inline void pci_iov_remove(struct pci_dev *dev)
|
|
{
|
|
}
|
|
static inline void pci_restore_iov_state(struct pci_dev *dev)
|
|
{
|
|
}
|
|
static inline int pci_iov_bus_range(struct pci_bus *bus)
|
|
{
|
|
return 0;
|
|
}
|
|
|
|
#endif /* CONFIG_PCI_IOV */
|
|
|
|
#ifdef CONFIG_PCIE_PTM
|
|
void pci_save_ptm_state(struct pci_dev *dev);
|
|
void pci_restore_ptm_state(struct pci_dev *dev);
|
|
void pci_disable_ptm(struct pci_dev *dev);
|
|
#else
|
|
static inline void pci_save_ptm_state(struct pci_dev *dev) { }
|
|
static inline void pci_restore_ptm_state(struct pci_dev *dev) { }
|
|
static inline void pci_disable_ptm(struct pci_dev *dev) { }
|
|
#endif
|
|
|
|
unsigned long pci_cardbus_resource_alignment(struct resource *);
|
|
|
|
static inline resource_size_t pci_resource_alignment(struct pci_dev *dev,
|
|
struct resource *res)
|
|
{
|
|
#ifdef CONFIG_PCI_IOV
|
|
int resno = res - dev->resource;
|
|
|
|
if (resno >= PCI_IOV_RESOURCES && resno <= PCI_IOV_RESOURCE_END)
|
|
return pci_sriov_resource_alignment(dev, resno);
|
|
#endif
|
|
if (dev->class >> 8 == PCI_CLASS_BRIDGE_CARDBUS)
|
|
return pci_cardbus_resource_alignment(res);
|
|
return resource_alignment(res);
|
|
}
|
|
|
|
void pci_acs_init(struct pci_dev *dev);
|
|
#ifdef CONFIG_PCI_QUIRKS
|
|
int pci_dev_specific_acs_enabled(struct pci_dev *dev, u16 acs_flags);
|
|
int pci_dev_specific_enable_acs(struct pci_dev *dev);
|
|
int pci_dev_specific_disable_acs_redir(struct pci_dev *dev);
|
|
#else
|
|
static inline int pci_dev_specific_acs_enabled(struct pci_dev *dev,
|
|
u16 acs_flags)
|
|
{
|
|
return -ENOTTY;
|
|
}
|
|
static inline int pci_dev_specific_enable_acs(struct pci_dev *dev)
|
|
{
|
|
return -ENOTTY;
|
|
}
|
|
static inline int pci_dev_specific_disable_acs_redir(struct pci_dev *dev)
|
|
{
|
|
return -ENOTTY;
|
|
}
|
|
#endif
|
|
|
|
/* PCI error reporting and recovery */
|
|
pci_ers_result_t pcie_do_recovery(struct pci_dev *dev,
|
|
pci_channel_state_t state,
|
|
pci_ers_result_t (*reset_subordinates)(struct pci_dev *pdev));
|
|
|
|
bool pcie_wait_for_link(struct pci_dev *pdev, bool active);
|
|
#ifdef CONFIG_PCIEASPM
|
|
void pcie_aspm_init_link_state(struct pci_dev *pdev);
|
|
void pcie_aspm_exit_link_state(struct pci_dev *pdev);
|
|
void pcie_aspm_pm_state_change(struct pci_dev *pdev);
|
|
void pcie_aspm_powersave_config_link(struct pci_dev *pdev);
|
|
#else
|
|
static inline void pcie_aspm_init_link_state(struct pci_dev *pdev) { }
|
|
static inline void pcie_aspm_exit_link_state(struct pci_dev *pdev) { }
|
|
static inline void pcie_aspm_pm_state_change(struct pci_dev *pdev) { }
|
|
static inline void pcie_aspm_powersave_config_link(struct pci_dev *pdev) { }
|
|
#endif
|
|
|
|
#ifdef CONFIG_PCIE_ECRC
|
|
void pcie_set_ecrc_checking(struct pci_dev *dev);
|
|
void pcie_ecrc_get_policy(char *str);
|
|
#else
|
|
static inline void pcie_set_ecrc_checking(struct pci_dev *dev) { }
|
|
static inline void pcie_ecrc_get_policy(char *str) { }
|
|
#endif
|
|
|
|
#ifdef CONFIG_PCIE_PTM
|
|
void pci_ptm_init(struct pci_dev *dev);
|
|
#else
|
|
static inline void pci_ptm_init(struct pci_dev *dev) { }
|
|
#endif
|
|
|
|
struct pci_dev_reset_methods {
|
|
u16 vendor;
|
|
u16 device;
|
|
int (*reset)(struct pci_dev *dev, bool probe);
|
|
};
|
|
|
|
struct pci_reset_fn_method {
|
|
int (*reset_fn)(struct pci_dev *pdev, bool probe);
|
|
char *name;
|
|
};
|
|
|
|
#ifdef CONFIG_PCI_QUIRKS
|
|
int pci_dev_specific_reset(struct pci_dev *dev, bool probe);
|
|
#else
|
|
static inline int pci_dev_specific_reset(struct pci_dev *dev, bool probe)
|
|
{
|
|
return -ENOTTY;
|
|
}
|
|
#endif
|
|
|
|
#if defined(CONFIG_PCI_QUIRKS) && defined(CONFIG_ARM64)
|
|
int acpi_get_rc_resources(struct device *dev, const char *hid, u16 segment,
|
|
struct resource *res);
|
|
#else
|
|
static inline int acpi_get_rc_resources(struct device *dev, const char *hid,
|
|
u16 segment, struct resource *res)
|
|
{
|
|
return -ENODEV;
|
|
}
|
|
#endif
|
|
|
|
int pci_rebar_get_current_size(struct pci_dev *pdev, int bar);
|
|
int pci_rebar_set_size(struct pci_dev *pdev, int bar, int size);
|
|
static inline u64 pci_rebar_size_to_bytes(int size)
|
|
{
|
|
return 1ULL << (size + 20);
|
|
}
|
|
|
|
struct device_node;
|
|
|
|
#ifdef CONFIG_OF
|
|
int of_pci_parse_bus_range(struct device_node *node, struct resource *res);
|
|
int of_get_pci_domain_nr(struct device_node *node);
|
|
int of_pci_get_max_link_speed(struct device_node *node);
|
|
void pci_set_of_node(struct pci_dev *dev);
|
|
void pci_release_of_node(struct pci_dev *dev);
|
|
void pci_set_bus_of_node(struct pci_bus *bus);
|
|
void pci_release_bus_of_node(struct pci_bus *bus);
|
|
|
|
int devm_of_pci_bridge_init(struct device *dev, struct pci_host_bridge *bridge);
|
|
|
|
#else
|
|
static inline int
|
|
of_pci_parse_bus_range(struct device_node *node, struct resource *res)
|
|
{
|
|
return -EINVAL;
|
|
}
|
|
|
|
static inline int
|
|
of_get_pci_domain_nr(struct device_node *node)
|
|
{
|
|
return -1;
|
|
}
|
|
|
|
static inline int
|
|
of_pci_get_max_link_speed(struct device_node *node)
|
|
{
|
|
return -EINVAL;
|
|
}
|
|
|
|
static inline void pci_set_of_node(struct pci_dev *dev) { }
|
|
static inline void pci_release_of_node(struct pci_dev *dev) { }
|
|
static inline void pci_set_bus_of_node(struct pci_bus *bus) { }
|
|
static inline void pci_release_bus_of_node(struct pci_bus *bus) { }
|
|
|
|
static inline int devm_of_pci_bridge_init(struct device *dev, struct pci_host_bridge *bridge)
|
|
{
|
|
return 0;
|
|
}
|
|
|
|
#endif /* CONFIG_OF */
|
|
|
|
#ifdef CONFIG_PCIEAER
|
|
void pci_no_aer(void);
|
|
void pci_aer_init(struct pci_dev *dev);
|
|
void pci_aer_exit(struct pci_dev *dev);
|
|
extern const struct attribute_group aer_stats_attr_group;
|
|
void pci_aer_clear_fatal_status(struct pci_dev *dev);
|
|
int pci_aer_clear_status(struct pci_dev *dev);
|
|
int pci_aer_raw_clear_status(struct pci_dev *dev);
|
|
#else
|
|
static inline void pci_no_aer(void) { }
|
|
static inline void pci_aer_init(struct pci_dev *d) { }
|
|
static inline void pci_aer_exit(struct pci_dev *d) { }
|
|
static inline void pci_aer_clear_fatal_status(struct pci_dev *dev) { }
|
|
static inline int pci_aer_clear_status(struct pci_dev *dev) { return -EINVAL; }
|
|
static inline int pci_aer_raw_clear_status(struct pci_dev *dev) { return -EINVAL; }
|
|
#endif
|
|
|
|
#ifdef CONFIG_ACPI
|
|
int pci_acpi_program_hp_params(struct pci_dev *dev);
|
|
extern const struct attribute_group pci_dev_acpi_attr_group;
|
|
void pci_set_acpi_fwnode(struct pci_dev *dev);
|
|
int pci_dev_acpi_reset(struct pci_dev *dev, bool probe);
|
|
bool acpi_pci_power_manageable(struct pci_dev *dev);
|
|
bool acpi_pci_bridge_d3(struct pci_dev *dev);
|
|
int acpi_pci_set_power_state(struct pci_dev *dev, pci_power_t state);
|
|
pci_power_t acpi_pci_get_power_state(struct pci_dev *dev);
|
|
void acpi_pci_refresh_power_state(struct pci_dev *dev);
|
|
int acpi_pci_wakeup(struct pci_dev *dev, bool enable);
|
|
bool acpi_pci_need_resume(struct pci_dev *dev);
|
|
pci_power_t acpi_pci_choose_state(struct pci_dev *pdev);
|
|
#else
|
|
static inline int pci_dev_acpi_reset(struct pci_dev *dev, bool probe)
|
|
{
|
|
return -ENOTTY;
|
|
}
|
|
static inline void pci_set_acpi_fwnode(struct pci_dev *dev) {}
|
|
static inline int pci_acpi_program_hp_params(struct pci_dev *dev)
|
|
{
|
|
return -ENODEV;
|
|
}
|
|
static inline bool acpi_pci_power_manageable(struct pci_dev *dev)
|
|
{
|
|
return false;
|
|
}
|
|
static inline bool acpi_pci_bridge_d3(struct pci_dev *dev)
|
|
{
|
|
return false;
|
|
}
|
|
static inline int acpi_pci_set_power_state(struct pci_dev *dev, pci_power_t state)
|
|
{
|
|
return -ENODEV;
|
|
}
|
|
static inline pci_power_t acpi_pci_get_power_state(struct pci_dev *dev)
|
|
{
|
|
return PCI_UNKNOWN;
|
|
}
|
|
static inline void acpi_pci_refresh_power_state(struct pci_dev *dev) {}
|
|
static inline int acpi_pci_wakeup(struct pci_dev *dev, bool enable)
|
|
{
|
|
return -ENODEV;
|
|
}
|
|
static inline bool acpi_pci_need_resume(struct pci_dev *dev)
|
|
{
|
|
return false;
|
|
}
|
|
static inline pci_power_t acpi_pci_choose_state(struct pci_dev *pdev)
|
|
{
|
|
return PCI_POWER_ERROR;
|
|
}
|
|
#endif
|
|
|
|
#ifdef CONFIG_PCIEASPM
|
|
extern const struct attribute_group aspm_ctrl_attr_group;
|
|
#endif
|
|
|
|
extern const struct attribute_group pci_dev_reset_method_attr_group;
|
|
|
|
#ifdef CONFIG_X86_INTEL_MID
|
|
bool pci_use_mid_pm(void);
|
|
int mid_pci_set_power_state(struct pci_dev *pdev, pci_power_t state);
|
|
pci_power_t mid_pci_get_power_state(struct pci_dev *pdev);
|
|
#else
|
|
static inline bool pci_use_mid_pm(void)
|
|
{
|
|
return false;
|
|
}
|
|
static inline int mid_pci_set_power_state(struct pci_dev *pdev, pci_power_t state)
|
|
{
|
|
return -ENODEV;
|
|
}
|
|
static inline pci_power_t mid_pci_get_power_state(struct pci_dev *pdev)
|
|
{
|
|
return PCI_UNKNOWN;
|
|
}
|
|
#endif
|
|
|
|
#endif /* DRIVERS_PCI_H */
|