mirror of
https://mirrors.bfsu.edu.cn/git/linux.git
synced 2024-11-11 04:18:39 +08:00
7276f425b7
The ROHM BD96801 PMIC is highly customizable automotive grade PMIC which integrates regulator and watchdog funtionalities. Provide INTB IRQ and register accesses for regulator/watchdog drivers. Signed-off-by: Matti Vaittinen <mazziesaccount@gmail.com> Link: https://lore.kernel.org/r/c5260e2dd222e3c64cdf410802bba195637ccb93.1719473802.git.mazziesaccount@gmail.com Signed-off-by: Lee Jones <lee@kernel.org>
274 lines
11 KiB
C
274 lines
11 KiB
C
// SPDX-License-Identifier: GPL-2.0-or-later
|
|
/*
|
|
* Copyright (C) 2024 ROHM Semiconductors
|
|
*
|
|
* ROHM BD96801 PMIC driver
|
|
*
|
|
* This version of the "BD86801 scalable PMIC"'s driver supports only very
|
|
* basic set of the PMIC features. Most notably, there is no support for
|
|
* the ERRB interrupt and the configurations which should be done when the
|
|
* PMIC is in STBY mode.
|
|
*
|
|
* Supporting the ERRB interrupt would require dropping the regmap-IRQ
|
|
* usage or working around (or accepting a presense of) a naming conflict
|
|
* in debugFS IRQs.
|
|
*
|
|
* Being able to reliably do the configurations like changing the
|
|
* regulator safety limits (like limits for the over/under -voltages, over
|
|
* current, thermal protection) would require the configuring driver to be
|
|
* synchronized with entity causing the PMIC state transitions. Eg, one
|
|
* should be able to ensure the PMIC is in STBY state when the
|
|
* configurations are applied to the hardware. How and when the PMIC state
|
|
* transitions are to be done is likely to be very system specific, as will
|
|
* be the need to configure these safety limits. Hence it's not simple to
|
|
* come up with a generic solution.
|
|
*
|
|
* Users who require the ERRB handling and STBY state configurations can
|
|
* have a look at the original RFC:
|
|
* https://lore.kernel.org/all/cover.1712920132.git.mazziesaccount@gmail.com/
|
|
* which implements a workaround to debugFS naming conflict and some of
|
|
* the safety limit configurations - but leaves the state change handling
|
|
* and synchronization to be implemented.
|
|
*
|
|
* It would be great to hear (and receive a patch!) if you implement the
|
|
* STBY configuration support or a proper fix to the debugFS naming
|
|
* conflict in your downstream driver ;)
|
|
*/
|
|
|
|
#include <linux/i2c.h>
|
|
#include <linux/interrupt.h>
|
|
#include <linux/mfd/core.h>
|
|
#include <linux/module.h>
|
|
#include <linux/property.h>
|
|
#include <linux/regmap.h>
|
|
#include <linux/types.h>
|
|
|
|
#include <linux/mfd/rohm-bd96801.h>
|
|
#include <linux/mfd/rohm-generic.h>
|
|
|
|
static const struct resource regulator_intb_irqs[] = {
|
|
DEFINE_RES_IRQ_NAMED(BD96801_TW_STAT, "bd96801-core-thermal"),
|
|
|
|
DEFINE_RES_IRQ_NAMED(BD96801_BUCK1_OCPH_STAT, "bd96801-buck1-overcurr-h"),
|
|
DEFINE_RES_IRQ_NAMED(BD96801_BUCK1_OCPL_STAT, "bd96801-buck1-overcurr-l"),
|
|
DEFINE_RES_IRQ_NAMED(BD96801_BUCK1_OCPN_STAT, "bd96801-buck1-overcurr-n"),
|
|
DEFINE_RES_IRQ_NAMED(BD96801_BUCK1_OVD_STAT, "bd96801-buck1-overvolt"),
|
|
DEFINE_RES_IRQ_NAMED(BD96801_BUCK1_UVD_STAT, "bd96801-buck1-undervolt"),
|
|
DEFINE_RES_IRQ_NAMED(BD96801_BUCK1_TW_CH_STAT, "bd96801-buck1-thermal"),
|
|
|
|
DEFINE_RES_IRQ_NAMED(BD96801_BUCK2_OCPH_STAT, "bd96801-buck2-overcurr-h"),
|
|
DEFINE_RES_IRQ_NAMED(BD96801_BUCK2_OCPL_STAT, "bd96801-buck2-overcurr-l"),
|
|
DEFINE_RES_IRQ_NAMED(BD96801_BUCK2_OCPN_STAT, "bd96801-buck2-overcurr-n"),
|
|
DEFINE_RES_IRQ_NAMED(BD96801_BUCK2_OVD_STAT, "bd96801-buck2-overvolt"),
|
|
DEFINE_RES_IRQ_NAMED(BD96801_BUCK2_UVD_STAT, "bd96801-buck2-undervolt"),
|
|
DEFINE_RES_IRQ_NAMED(BD96801_BUCK2_TW_CH_STAT, "bd96801-buck2-thermal"),
|
|
|
|
DEFINE_RES_IRQ_NAMED(BD96801_BUCK3_OCPH_STAT, "bd96801-buck3-overcurr-h"),
|
|
DEFINE_RES_IRQ_NAMED(BD96801_BUCK3_OCPL_STAT, "bd96801-buck3-overcurr-l"),
|
|
DEFINE_RES_IRQ_NAMED(BD96801_BUCK3_OCPN_STAT, "bd96801-buck3-overcurr-n"),
|
|
DEFINE_RES_IRQ_NAMED(BD96801_BUCK3_OVD_STAT, "bd96801-buck3-overvolt"),
|
|
DEFINE_RES_IRQ_NAMED(BD96801_BUCK3_UVD_STAT, "bd96801-buck3-undervolt"),
|
|
DEFINE_RES_IRQ_NAMED(BD96801_BUCK3_TW_CH_STAT, "bd96801-buck3-thermal"),
|
|
|
|
DEFINE_RES_IRQ_NAMED(BD96801_BUCK4_OCPH_STAT, "bd96801-buck4-overcurr-h"),
|
|
DEFINE_RES_IRQ_NAMED(BD96801_BUCK4_OCPL_STAT, "bd96801-buck4-overcurr-l"),
|
|
DEFINE_RES_IRQ_NAMED(BD96801_BUCK4_OCPN_STAT, "bd96801-buck4-overcurr-n"),
|
|
DEFINE_RES_IRQ_NAMED(BD96801_BUCK4_OVD_STAT, "bd96801-buck4-overvolt"),
|
|
DEFINE_RES_IRQ_NAMED(BD96801_BUCK4_UVD_STAT, "bd96801-buck4-undervolt"),
|
|
DEFINE_RES_IRQ_NAMED(BD96801_BUCK4_TW_CH_STAT, "bd96801-buck4-thermal"),
|
|
|
|
DEFINE_RES_IRQ_NAMED(BD96801_LDO5_OCPH_STAT, "bd96801-ldo5-overcurr"),
|
|
DEFINE_RES_IRQ_NAMED(BD96801_LDO5_OVD_STAT, "bd96801-ldo5-overvolt"),
|
|
DEFINE_RES_IRQ_NAMED(BD96801_LDO5_UVD_STAT, "bd96801-ldo5-undervolt"),
|
|
|
|
DEFINE_RES_IRQ_NAMED(BD96801_LDO6_OCPH_STAT, "bd96801-ldo6-overcurr"),
|
|
DEFINE_RES_IRQ_NAMED(BD96801_LDO6_OVD_STAT, "bd96801-ldo6-overvolt"),
|
|
DEFINE_RES_IRQ_NAMED(BD96801_LDO6_UVD_STAT, "bd96801-ldo6-undervolt"),
|
|
|
|
DEFINE_RES_IRQ_NAMED(BD96801_LDO7_OCPH_STAT, "bd96801-ldo7-overcurr"),
|
|
DEFINE_RES_IRQ_NAMED(BD96801_LDO7_OVD_STAT, "bd96801-ldo7-overvolt"),
|
|
DEFINE_RES_IRQ_NAMED(BD96801_LDO7_UVD_STAT, "bd96801-ldo7-undervolt"),
|
|
};
|
|
|
|
static const struct resource wdg_intb_irqs[] = {
|
|
DEFINE_RES_IRQ_NAMED(BD96801_WDT_ERR_STAT, "bd96801-wdg"),
|
|
};
|
|
|
|
static struct mfd_cell bd96801_cells[] = {
|
|
{
|
|
.name = "bd96801-wdt",
|
|
.resources = wdg_intb_irqs,
|
|
.num_resources = ARRAY_SIZE(wdg_intb_irqs),
|
|
}, {
|
|
.name = "bd96801-regulator",
|
|
.resources = regulator_intb_irqs,
|
|
.num_resources = ARRAY_SIZE(regulator_intb_irqs),
|
|
},
|
|
};
|
|
|
|
static const struct regmap_range bd96801_volatile_ranges[] = {
|
|
/* Status registers */
|
|
regmap_reg_range(BD96801_REG_WD_FEED, BD96801_REG_WD_FAILCOUNT),
|
|
regmap_reg_range(BD96801_REG_WD_ASK, BD96801_REG_WD_ASK),
|
|
regmap_reg_range(BD96801_REG_WD_STATUS, BD96801_REG_WD_STATUS),
|
|
regmap_reg_range(BD96801_REG_PMIC_STATE, BD96801_REG_INT_LDO7_INTB),
|
|
/* Registers which do not update value unless PMIC is in STBY */
|
|
regmap_reg_range(BD96801_REG_SSCG_CTRL, BD96801_REG_SHD_INTB),
|
|
regmap_reg_range(BD96801_REG_BUCK_OVP, BD96801_REG_BOOT_OVERTIME),
|
|
/*
|
|
* LDO control registers have single bit (LDO MODE) which does not
|
|
* change when we write it unless PMIC is in STBY. It's safer to not
|
|
* cache it.
|
|
*/
|
|
regmap_reg_range(BD96801_LDO5_VOL_LVL_REG, BD96801_LDO7_VOL_LVL_REG),
|
|
};
|
|
|
|
static const struct regmap_access_table volatile_regs = {
|
|
.yes_ranges = bd96801_volatile_ranges,
|
|
.n_yes_ranges = ARRAY_SIZE(bd96801_volatile_ranges),
|
|
};
|
|
|
|
static const struct regmap_irq bd96801_intb_irqs[] = {
|
|
/* STATUS SYSTEM INTB */
|
|
REGMAP_IRQ_REG(BD96801_TW_STAT, 0, BD96801_TW_STAT_MASK),
|
|
REGMAP_IRQ_REG(BD96801_WDT_ERR_STAT, 0, BD96801_WDT_ERR_STAT_MASK),
|
|
REGMAP_IRQ_REG(BD96801_I2C_ERR_STAT, 0, BD96801_I2C_ERR_STAT_MASK),
|
|
REGMAP_IRQ_REG(BD96801_CHIP_IF_ERR_STAT, 0, BD96801_CHIP_IF_ERR_STAT_MASK),
|
|
/* STATUS BUCK1 INTB */
|
|
REGMAP_IRQ_REG(BD96801_BUCK1_OCPH_STAT, 1, BD96801_BUCK_OCPH_STAT_MASK),
|
|
REGMAP_IRQ_REG(BD96801_BUCK1_OCPL_STAT, 1, BD96801_BUCK_OCPL_STAT_MASK),
|
|
REGMAP_IRQ_REG(BD96801_BUCK1_OCPN_STAT, 1, BD96801_BUCK_OCPN_STAT_MASK),
|
|
REGMAP_IRQ_REG(BD96801_BUCK1_OVD_STAT, 1, BD96801_BUCK_OVD_STAT_MASK),
|
|
REGMAP_IRQ_REG(BD96801_BUCK1_UVD_STAT, 1, BD96801_BUCK_UVD_STAT_MASK),
|
|
REGMAP_IRQ_REG(BD96801_BUCK1_TW_CH_STAT, 1, BD96801_BUCK_TW_CH_STAT_MASK),
|
|
/* BUCK 2 INTB */
|
|
REGMAP_IRQ_REG(BD96801_BUCK2_OCPH_STAT, 2, BD96801_BUCK_OCPH_STAT_MASK),
|
|
REGMAP_IRQ_REG(BD96801_BUCK2_OCPL_STAT, 2, BD96801_BUCK_OCPL_STAT_MASK),
|
|
REGMAP_IRQ_REG(BD96801_BUCK2_OCPN_STAT, 2, BD96801_BUCK_OCPN_STAT_MASK),
|
|
REGMAP_IRQ_REG(BD96801_BUCK2_OVD_STAT, 2, BD96801_BUCK_OVD_STAT_MASK),
|
|
REGMAP_IRQ_REG(BD96801_BUCK2_UVD_STAT, 2, BD96801_BUCK_UVD_STAT_MASK),
|
|
REGMAP_IRQ_REG(BD96801_BUCK2_TW_CH_STAT, 2, BD96801_BUCK_TW_CH_STAT_MASK),
|
|
/* BUCK 3 INTB */
|
|
REGMAP_IRQ_REG(BD96801_BUCK3_OCPH_STAT, 3, BD96801_BUCK_OCPH_STAT_MASK),
|
|
REGMAP_IRQ_REG(BD96801_BUCK3_OCPL_STAT, 3, BD96801_BUCK_OCPL_STAT_MASK),
|
|
REGMAP_IRQ_REG(BD96801_BUCK3_OCPN_STAT, 3, BD96801_BUCK_OCPN_STAT_MASK),
|
|
REGMAP_IRQ_REG(BD96801_BUCK3_OVD_STAT, 3, BD96801_BUCK_OVD_STAT_MASK),
|
|
REGMAP_IRQ_REG(BD96801_BUCK3_UVD_STAT, 3, BD96801_BUCK_UVD_STAT_MASK),
|
|
REGMAP_IRQ_REG(BD96801_BUCK3_TW_CH_STAT, 3, BD96801_BUCK_TW_CH_STAT_MASK),
|
|
/* BUCK 4 INTB */
|
|
REGMAP_IRQ_REG(BD96801_BUCK4_OCPH_STAT, 4, BD96801_BUCK_OCPH_STAT_MASK),
|
|
REGMAP_IRQ_REG(BD96801_BUCK4_OCPL_STAT, 4, BD96801_BUCK_OCPL_STAT_MASK),
|
|
REGMAP_IRQ_REG(BD96801_BUCK4_OCPN_STAT, 4, BD96801_BUCK_OCPN_STAT_MASK),
|
|
REGMAP_IRQ_REG(BD96801_BUCK4_OVD_STAT, 4, BD96801_BUCK_OVD_STAT_MASK),
|
|
REGMAP_IRQ_REG(BD96801_BUCK4_UVD_STAT, 4, BD96801_BUCK_UVD_STAT_MASK),
|
|
REGMAP_IRQ_REG(BD96801_BUCK4_TW_CH_STAT, 4, BD96801_BUCK_TW_CH_STAT_MASK),
|
|
/* LDO5 INTB */
|
|
REGMAP_IRQ_REG(BD96801_LDO5_OCPH_STAT, 5, BD96801_LDO_OCPH_STAT_MASK),
|
|
REGMAP_IRQ_REG(BD96801_LDO5_OVD_STAT, 5, BD96801_LDO_OVD_STAT_MASK),
|
|
REGMAP_IRQ_REG(BD96801_LDO5_UVD_STAT, 5, BD96801_LDO_UVD_STAT_MASK),
|
|
/* LDO6 INTB */
|
|
REGMAP_IRQ_REG(BD96801_LDO6_OCPH_STAT, 6, BD96801_LDO_OCPH_STAT_MASK),
|
|
REGMAP_IRQ_REG(BD96801_LDO6_OVD_STAT, 6, BD96801_LDO_OVD_STAT_MASK),
|
|
REGMAP_IRQ_REG(BD96801_LDO6_UVD_STAT, 6, BD96801_LDO_UVD_STAT_MASK),
|
|
/* LDO7 INTB */
|
|
REGMAP_IRQ_REG(BD96801_LDO7_OCPH_STAT, 7, BD96801_LDO_OCPH_STAT_MASK),
|
|
REGMAP_IRQ_REG(BD96801_LDO7_OVD_STAT, 7, BD96801_LDO_OVD_STAT_MASK),
|
|
REGMAP_IRQ_REG(BD96801_LDO7_UVD_STAT, 7, BD96801_LDO_UVD_STAT_MASK),
|
|
};
|
|
|
|
static struct regmap_irq_chip bd96801_irq_chip_intb = {
|
|
.name = "bd96801-irq-intb",
|
|
.main_status = BD96801_REG_INT_MAIN,
|
|
.num_main_regs = 1,
|
|
.irqs = &bd96801_intb_irqs[0],
|
|
.num_irqs = ARRAY_SIZE(bd96801_intb_irqs),
|
|
.status_base = BD96801_REG_INT_SYS_INTB,
|
|
.mask_base = BD96801_REG_MASK_SYS_INTB,
|
|
.ack_base = BD96801_REG_INT_SYS_INTB,
|
|
.init_ack_masked = true,
|
|
.num_regs = 8,
|
|
.irq_reg_stride = 1,
|
|
};
|
|
|
|
static const struct regmap_config bd96801_regmap_config = {
|
|
.reg_bits = 8,
|
|
.val_bits = 8,
|
|
.volatile_table = &volatile_regs,
|
|
.cache_type = REGCACHE_RBTREE,
|
|
};
|
|
|
|
static int bd96801_i2c_probe(struct i2c_client *i2c)
|
|
{
|
|
struct regmap_irq_chip_data *intb_irq_data;
|
|
const struct fwnode_handle *fwnode;
|
|
struct irq_domain *intb_domain;
|
|
struct regmap *regmap;
|
|
int ret, intb_irq;
|
|
|
|
fwnode = dev_fwnode(&i2c->dev);
|
|
if (!fwnode)
|
|
return dev_err_probe(&i2c->dev, -EINVAL, "Failed to find fwnode\n");
|
|
|
|
intb_irq = fwnode_irq_get_byname(fwnode, "intb");
|
|
if (intb_irq < 0)
|
|
return dev_err_probe(&i2c->dev, intb_irq, "INTB IRQ not configured\n");
|
|
|
|
regmap = devm_regmap_init_i2c(i2c, &bd96801_regmap_config);
|
|
if (IS_ERR(regmap))
|
|
return dev_err_probe(&i2c->dev, PTR_ERR(regmap),
|
|
"Regmap initialization failed\n");
|
|
|
|
ret = regmap_write(regmap, BD96801_LOCK_REG, BD96801_UNLOCK);
|
|
if (ret)
|
|
return dev_err_probe(&i2c->dev, ret, "Failed to unlock PMIC\n");
|
|
|
|
ret = devm_regmap_add_irq_chip(&i2c->dev, regmap, intb_irq,
|
|
IRQF_ONESHOT, 0, &bd96801_irq_chip_intb,
|
|
&intb_irq_data);
|
|
if (ret)
|
|
return dev_err_probe(&i2c->dev, ret, "Failed to add INTB IRQ chip\n");
|
|
|
|
intb_domain = regmap_irq_get_domain(intb_irq_data);
|
|
|
|
ret = devm_mfd_add_devices(&i2c->dev, PLATFORM_DEVID_AUTO,
|
|
bd96801_cells,
|
|
ARRAY_SIZE(bd96801_cells), NULL, 0,
|
|
intb_domain);
|
|
if (ret)
|
|
dev_err(&i2c->dev, "Failed to create subdevices\n");
|
|
|
|
return ret;
|
|
}
|
|
|
|
static const struct of_device_id bd96801_of_match[] = {
|
|
{ .compatible = "rohm,bd96801", },
|
|
{ }
|
|
};
|
|
MODULE_DEVICE_TABLE(of, bd96801_of_match);
|
|
|
|
static struct i2c_driver bd96801_i2c_driver = {
|
|
.driver = {
|
|
.name = "rohm-bd96801",
|
|
.of_match_table = bd96801_of_match,
|
|
},
|
|
.probe = bd96801_i2c_probe,
|
|
};
|
|
|
|
static int __init bd96801_i2c_init(void)
|
|
{
|
|
return i2c_add_driver(&bd96801_i2c_driver);
|
|
}
|
|
|
|
/* Initialise early so consumer devices can complete system boot */
|
|
subsys_initcall(bd96801_i2c_init);
|
|
|
|
static void __exit bd96801_i2c_exit(void)
|
|
{
|
|
i2c_del_driver(&bd96801_i2c_driver);
|
|
}
|
|
module_exit(bd96801_i2c_exit);
|
|
|
|
MODULE_AUTHOR("Matti Vaittinen <matti.vaittinen@fi.rohmeurope.com>");
|
|
MODULE_DESCRIPTION("ROHM BD96801 Power Management IC driver");
|
|
MODULE_LICENSE("GPL");
|