mirror of
https://mirrors.bfsu.edu.cn/git/linux.git
synced 2025-01-08 23:04:35 +08:00
87ab16b644
Here are few more late changes that would be nice to get into v5.11: - More updates to use cpsw switchdev driver - Enable gta04 PMIC power management - Updates for dra7 for ECC support, 1.8GHz speed and keep the ldo0 regulator always on as specified in the data manual -----BEGIN PGP SIGNATURE----- iQJFBAABCAAvFiEEkgNvrZJU/QSQYIcQG9Q+yVyrpXMFAl/TLi8RHHRvbnlAYXRv bWlkZS5jb20ACgkQG9Q+yVyrpXPCPQ/+O++IYDDGTicQnKFUTD+uEtzCg8viyE4k 7eJsxKybAJdivJFU2Jo0gdaqKSSb6D371pZot9H0Ps4ipO0EGuY2G+83rI41THcP 4Y2wNs9H5WjmemGVWfMJoJf4cw40pIl3BRc2zMzrSprcRZSOwACqzBHFoouXRd48 m7bX6iI8rB+GdLvy1b08fX7Iams63UsZ1rvx69LxqVDtpu7C+wX628JmtClz/hIF ldsqCiDzTHMS9I9WTwffSV0u/iPrd2iLcOnBc0zsMjhCwNs69RNReqNHHj5Lkbmv ixohmInw+ILXDgN5qZL44kJPFgrpEzVvsqvbG6SvITF+l1KPMh/tT51gIoZi9g+t KAMtWakScABYRkIf/6IBGJzssoTrLMWuSO4vw9IeGTZGe4dadGLp8nVIhBTEytX9 TZT7EjzWGWV9cwNLvHMrFyjmFlo8LXT8rZ8j6azZpW7hd2730pRCpQeuXiq3q+kz zpxj0OKBFGw1s0E5p04xVvWdGgzcevKPkOhBABnaRVocmavl1tw52fJpFD78MHF/ u3h+by1oGQxpl5aIlSjYFxcSqwazsoA46jD74C4oxMFVs/90w3jTx6UQgFviXXLg S4zOAYDn/uzr4rKFnSnW1n5CIthUO0HnZd72Lh4c8k/ymSFXfDQ7MgD1+6GGsgPS UVjMNnHqkPo= =XKaK -----END PGP SIGNATURE----- Merge tag 'omap-for-v5.11/dt-late-signed' into omap-for-v5.12-dt Late devicetree changes for omaps for v5.11 merge window Here are few more late changes that would be nice to get into v5.11: - More updates to use cpsw switchdev driver - Enable gta04 PMIC power management - Updates for dra7 for ECC support, 1.8GHz speed and keep the ldo0 regulator always on as specified in the data manual
172 lines
3.8 KiB
Plaintext
172 lines
3.8 KiB
Plaintext
// SPDX-License-Identifier: GPL-2.0-only
|
|
/*
|
|
* Copyright (C) 2017 Texas Instruments Incorporated - https://www.ti.com/
|
|
*/
|
|
|
|
#include "dra74x.dtsi"
|
|
|
|
/ {
|
|
compatible = "ti,dra762", "ti,dra7";
|
|
|
|
ocp {
|
|
emif1: emif@4c000000 {
|
|
compatible = "ti,emif-dra7xx";
|
|
reg = <0x4c000000 0x200>;
|
|
interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>;
|
|
status = "disabled";
|
|
};
|
|
|
|
target-module@42c01900 {
|
|
compatible = "ti,sysc-dra7-mcan", "ti,sysc";
|
|
ranges = <0x0 0x42c00000 0x2000>;
|
|
#address-cells = <1>;
|
|
#size-cells = <1>;
|
|
reg = <0x42c01900 0x4>,
|
|
<0x42c01904 0x4>,
|
|
<0x42c01908 0x4>;
|
|
reg-names = "rev", "sysc", "syss";
|
|
ti,sysc-mask = <(SYSC_OMAP4_SOFTRESET |
|
|
SYSC_DRA7_MCAN_ENAWAKEUP)>;
|
|
ti,syss-mask = <1>;
|
|
clocks = <&wkupaon_clkctrl DRA7_WKUPAON_ADC_CLKCTRL 0>;
|
|
clock-names = "fck";
|
|
|
|
m_can0: mcan@1a00 {
|
|
compatible = "bosch,m_can";
|
|
reg = <0x1a00 0x4000>, <0x0 0x18FC>;
|
|
reg-names = "m_can", "message_ram";
|
|
interrupt-parent = <&gic>;
|
|
interrupts = <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>,
|
|
<GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>;
|
|
interrupt-names = "int0", "int1";
|
|
clocks = <&l3_iclk_div>, <&mcan_clk>;
|
|
clock-names = "hclk", "cclk";
|
|
bosch,mram-cfg = <0x0 0 0 32 0 0 1 1>;
|
|
};
|
|
};
|
|
};
|
|
|
|
};
|
|
|
|
&l4_per3 {
|
|
target-module@1b0000 { /* 0x489b0000, ap 25 34.0 */
|
|
compatible = "ti,sysc-omap4", "ti,sysc";
|
|
reg = <0x1b0000 0x4>,
|
|
<0x1b0010 0x4>;
|
|
reg-names = "rev", "sysc";
|
|
ti,sysc-midle = <SYSC_IDLE_FORCE>,
|
|
<SYSC_IDLE_NO>;
|
|
ti,sysc-sidle = <SYSC_IDLE_FORCE>,
|
|
<SYSC_IDLE_NO>;
|
|
clocks = <&cam_clkctrl DRA7_CAM_VIP3_CLKCTRL 0>;
|
|
clock-names = "fck";
|
|
#address-cells = <1>;
|
|
#size-cells = <1>;
|
|
ranges = <0x0 0x1b0000 0x10000>;
|
|
|
|
cal: cal@0 {
|
|
compatible = "ti,dra76-cal";
|
|
reg = <0x0000 0x400>,
|
|
<0x0800 0x40>,
|
|
<0x0900 0x40>;
|
|
reg-names = "cal_top",
|
|
"cal_rx_core0",
|
|
"cal_rx_core1";
|
|
interrupts = <GIC_SPI 353 IRQ_TYPE_LEVEL_HIGH>;
|
|
ti,camerrx-control = <&scm_conf 0x6dc>;
|
|
|
|
ports {
|
|
#address-cells = <1>;
|
|
#size-cells = <0>;
|
|
|
|
csi2_0: port@0 {
|
|
reg = <0>;
|
|
};
|
|
csi2_1: port@1 {
|
|
reg = <1>;
|
|
};
|
|
};
|
|
};
|
|
};
|
|
};
|
|
|
|
/* MCAN interrupts are hard-wired to irqs 67, 68 */
|
|
&crossbar_mpu {
|
|
ti,irqs-skip = <10 67 68 133 139 140>;
|
|
};
|
|
|
|
&scm_conf_clocks {
|
|
dpll_gmac_h14x2_ctrl_ck: dpll_gmac_h14x2_ctrl_ck@3fc {
|
|
#clock-cells = <0>;
|
|
compatible = "ti,divider-clock";
|
|
clocks = <&dpll_gmac_x2_ck>;
|
|
ti,max-div = <63>;
|
|
reg = <0x03fc>;
|
|
ti,bit-shift=<20>;
|
|
ti,latch-bit=<26>;
|
|
assigned-clocks = <&dpll_gmac_h14x2_ctrl_ck>;
|
|
assigned-clock-rates = <80000000>;
|
|
};
|
|
|
|
dpll_gmac_h14x2_ctrl_mux_ck: dpll_gmac_h14x2_ctrl_mux_ck@3fc {
|
|
#clock-cells = <0>;
|
|
compatible = "ti,mux-clock";
|
|
clocks = <&dpll_gmac_ck>, <&dpll_gmac_h14x2_ctrl_ck>;
|
|
reg = <0x3fc>;
|
|
ti,bit-shift = <29>;
|
|
ti,latch-bit=<26>;
|
|
assigned-clocks = <&dpll_gmac_h14x2_ctrl_mux_ck>;
|
|
assigned-clock-parents = <&dpll_gmac_h14x2_ctrl_ck>;
|
|
};
|
|
|
|
mcan_clk: mcan_clk@3fc {
|
|
#clock-cells = <0>;
|
|
compatible = "ti,gate-clock";
|
|
clocks = <&dpll_gmac_h14x2_ctrl_mux_ck>;
|
|
ti,bit-shift = <27>;
|
|
reg = <0x3fc>;
|
|
};
|
|
};
|
|
|
|
&rtctarget {
|
|
status = "disabled";
|
|
};
|
|
|
|
&usb4_tm {
|
|
status = "disabled";
|
|
};
|
|
|
|
&mmc3 {
|
|
/* dra76x is not affected by i887 */
|
|
max-frequency = <96000000>;
|
|
};
|
|
|
|
&cpu0_opp_table {
|
|
opp_plus@1800000000 {
|
|
opp-hz = /bits/ 64 <1800000000>;
|
|
opp-microvolt = <1250000 950000 1250000>,
|
|
<1250000 950000 1250000>;
|
|
opp-supported-hw = <0xFF 0x08>;
|
|
};
|
|
};
|
|
|
|
&opp_supply_mpu {
|
|
ti,efuse-settings = <
|
|
/* uV offset */
|
|
1060000 0x0
|
|
1160000 0x4
|
|
1210000 0x8
|
|
1250000 0xC
|
|
>;
|
|
};
|
|
|
|
&abb_mpu {
|
|
ti,abb_info = <
|
|
/*uV ABB efuse rbb_m fbb_m vset_m*/
|
|
1060000 0 0x0 0 0x02000000 0x01F00000
|
|
1160000 0 0x4 0 0x02000000 0x01F00000
|
|
1210000 0 0x8 0 0x02000000 0x01F00000
|
|
1250000 0 0xC 0 0x02000000 0x01F00000
|
|
>;
|
|
};
|