mirror of
https://mirrors.bfsu.edu.cn/git/linux.git
synced 2024-12-27 04:54:41 +08:00
12250d843e
Pull i2c-embedded changes from Wolfram Sang: "The changes for i2c-embedded include: - massive rework of the omap driver - massive rework of the at91 driver. In fact, the old driver gets removed; I am okay with this approach since the old driver was depending on BROKEN and its limitations made it practically unusable, so people used bitbanging instead. But even if there are users, there is no platform_data or module parameter which would need to be converted. It is just another driver doing I2C transfers, just way better. Modifications of arch/arm/at91 related files have proper acks from the maintainer. - new driver for R-Car I2C - devicetree and generic_clock conversions and fixes - usual driver fixes and changes. The rework patches have come a long way and lots of people have been involved in creating/testing them. Most patches have been in linux-next at least since 3.6-rc5. A few have been added in the last week, I have to admit. An unexpected (but welcome :)) peak in private life is the cause for that. The "late" patches shouldn't cause any merge conflicts and I will have a special eye on them during the stabilization phase. This is an exception and I want to have the patches in place properly in time again for the next kernels." * 'i2c-embedded/for-next' of git://git.pengutronix.de/git/wsa/linux: (44 commits) MXS: Implement DMA support into mxs-i2c i2c: add Renesas R-Car I2C driver i2c: s3c2410: use clk_prepare_enable and clk_disable_unprepare ARM: OMAP: convert I2C driver to PM QoS for MPU latency constraints i2c: nomadik: Add Device Tree support to the Nomadik I2C driver i2c: algo: pca: Fix chip reset function for PCA9665 i2c: mpc: Wait for STOP to hit the bus i2c: davinci: preparation for switch to common clock framework omap-i2c: fix incorrect log message when using a device tree i2c: omap: sanitize exit path i2c: omap: switch over to autosuspend API i2c: omap: remove unnecessary pm_runtime_suspended check i2c: omap: switch to threaded IRQ support i2c: omap: remove redundant status read i2c: omap: get rid of the "complete" label i2c: omap: resize fifos before each message i2c: omap: simplify IRQ exit path i2c: omap: always return IRQ_HANDLED i2c: omap: simplify errata check i2c: omap: bus: add a receiver flag ...
917 lines
22 KiB
Plaintext
917 lines
22 KiB
Plaintext
/*
|
|
* Copyright 2012 Freescale Semiconductor, Inc.
|
|
*
|
|
* The code contained herein is licensed under the GNU General Public
|
|
* License. You may obtain a copy of the GNU General Public License
|
|
* Version 2 or later at the following locations:
|
|
*
|
|
* http://www.opensource.org/licenses/gpl-license.html
|
|
* http://www.gnu.org/copyleft/gpl.html
|
|
*/
|
|
|
|
/include/ "skeleton.dtsi"
|
|
|
|
/ {
|
|
interrupt-parent = <&icoll>;
|
|
|
|
aliases {
|
|
gpio0 = &gpio0;
|
|
gpio1 = &gpio1;
|
|
gpio2 = &gpio2;
|
|
gpio3 = &gpio3;
|
|
gpio4 = &gpio4;
|
|
saif0 = &saif0;
|
|
saif1 = &saif1;
|
|
serial0 = &auart0;
|
|
serial1 = &auart1;
|
|
serial2 = &auart2;
|
|
serial3 = &auart3;
|
|
serial4 = &auart4;
|
|
ethernet0 = &mac0;
|
|
ethernet1 = &mac1;
|
|
};
|
|
|
|
cpus {
|
|
cpu@0 {
|
|
compatible = "arm,arm926ejs";
|
|
};
|
|
};
|
|
|
|
apb@80000000 {
|
|
compatible = "simple-bus";
|
|
#address-cells = <1>;
|
|
#size-cells = <1>;
|
|
reg = <0x80000000 0x80000>;
|
|
ranges;
|
|
|
|
apbh@80000000 {
|
|
compatible = "simple-bus";
|
|
#address-cells = <1>;
|
|
#size-cells = <1>;
|
|
reg = <0x80000000 0x3c900>;
|
|
ranges;
|
|
|
|
icoll: interrupt-controller@80000000 {
|
|
compatible = "fsl,imx28-icoll", "fsl,icoll";
|
|
interrupt-controller;
|
|
#interrupt-cells = <1>;
|
|
reg = <0x80000000 0x2000>;
|
|
};
|
|
|
|
hsadc@80002000 {
|
|
reg = <0x80002000 0x2000>;
|
|
interrupts = <13 87>;
|
|
status = "disabled";
|
|
};
|
|
|
|
dma-apbh@80004000 {
|
|
compatible = "fsl,imx28-dma-apbh";
|
|
reg = <0x80004000 0x2000>;
|
|
clocks = <&clks 25>;
|
|
};
|
|
|
|
perfmon@80006000 {
|
|
reg = <0x80006000 0x800>;
|
|
interrupts = <27>;
|
|
status = "disabled";
|
|
};
|
|
|
|
gpmi-nand@8000c000 {
|
|
compatible = "fsl,imx28-gpmi-nand";
|
|
#address-cells = <1>;
|
|
#size-cells = <1>;
|
|
reg = <0x8000c000 0x2000>, <0x8000a000 0x2000>;
|
|
reg-names = "gpmi-nand", "bch";
|
|
interrupts = <88>, <41>;
|
|
interrupt-names = "gpmi-dma", "bch";
|
|
clocks = <&clks 50>;
|
|
fsl,gpmi-dma-channel = <4>;
|
|
status = "disabled";
|
|
};
|
|
|
|
ssp0: ssp@80010000 {
|
|
#address-cells = <1>;
|
|
#size-cells = <0>;
|
|
reg = <0x80010000 0x2000>;
|
|
interrupts = <96 82>;
|
|
clocks = <&clks 46>;
|
|
fsl,ssp-dma-channel = <0>;
|
|
status = "disabled";
|
|
};
|
|
|
|
ssp1: ssp@80012000 {
|
|
#address-cells = <1>;
|
|
#size-cells = <0>;
|
|
reg = <0x80012000 0x2000>;
|
|
interrupts = <97 83>;
|
|
clocks = <&clks 47>;
|
|
fsl,ssp-dma-channel = <1>;
|
|
status = "disabled";
|
|
};
|
|
|
|
ssp2: ssp@80014000 {
|
|
#address-cells = <1>;
|
|
#size-cells = <0>;
|
|
reg = <0x80014000 0x2000>;
|
|
interrupts = <98 84>;
|
|
clocks = <&clks 48>;
|
|
fsl,ssp-dma-channel = <2>;
|
|
status = "disabled";
|
|
};
|
|
|
|
ssp3: ssp@80016000 {
|
|
#address-cells = <1>;
|
|
#size-cells = <0>;
|
|
reg = <0x80016000 0x2000>;
|
|
interrupts = <99 85>;
|
|
clocks = <&clks 49>;
|
|
fsl,ssp-dma-channel = <3>;
|
|
status = "disabled";
|
|
};
|
|
|
|
pinctrl@80018000 {
|
|
#address-cells = <1>;
|
|
#size-cells = <0>;
|
|
compatible = "fsl,imx28-pinctrl", "simple-bus";
|
|
reg = <0x80018000 0x2000>;
|
|
|
|
gpio0: gpio@0 {
|
|
compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
|
|
interrupts = <127>;
|
|
gpio-controller;
|
|
#gpio-cells = <2>;
|
|
interrupt-controller;
|
|
#interrupt-cells = <2>;
|
|
};
|
|
|
|
gpio1: gpio@1 {
|
|
compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
|
|
interrupts = <126>;
|
|
gpio-controller;
|
|
#gpio-cells = <2>;
|
|
interrupt-controller;
|
|
#interrupt-cells = <2>;
|
|
};
|
|
|
|
gpio2: gpio@2 {
|
|
compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
|
|
interrupts = <125>;
|
|
gpio-controller;
|
|
#gpio-cells = <2>;
|
|
interrupt-controller;
|
|
#interrupt-cells = <2>;
|
|
};
|
|
|
|
gpio3: gpio@3 {
|
|
compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
|
|
interrupts = <124>;
|
|
gpio-controller;
|
|
#gpio-cells = <2>;
|
|
interrupt-controller;
|
|
#interrupt-cells = <2>;
|
|
};
|
|
|
|
gpio4: gpio@4 {
|
|
compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
|
|
interrupts = <123>;
|
|
gpio-controller;
|
|
#gpio-cells = <2>;
|
|
interrupt-controller;
|
|
#interrupt-cells = <2>;
|
|
};
|
|
|
|
duart_pins_a: duart@0 {
|
|
reg = <0>;
|
|
fsl,pinmux-ids = <
|
|
0x3102 /* MX28_PAD_PWM0__DUART_RX */
|
|
0x3112 /* MX28_PAD_PWM1__DUART_TX */
|
|
>;
|
|
fsl,drive-strength = <0>;
|
|
fsl,voltage = <1>;
|
|
fsl,pull-up = <0>;
|
|
};
|
|
|
|
duart_pins_b: duart@1 {
|
|
reg = <1>;
|
|
fsl,pinmux-ids = <
|
|
0x3022 /* MX28_PAD_AUART0_CTS__DUART_RX */
|
|
0x3032 /* MX28_PAD_AUART0_RTS__DUART_TX */
|
|
>;
|
|
fsl,drive-strength = <0>;
|
|
fsl,voltage = <1>;
|
|
fsl,pull-up = <0>;
|
|
};
|
|
|
|
duart_4pins_a: duart-4pins@0 {
|
|
reg = <0>;
|
|
fsl,pinmux-ids = <
|
|
0x3022 /* MX28_PAD_AUART0_CTS__DUART_RX */
|
|
0x3032 /* MX28_PAD_AUART0_RTS__DUART_TX */
|
|
0x3002 /* MX28_PAD_AUART0_RX__DUART_CTS */
|
|
0x3012 /* MX28_PAD_AUART0_TX__DUART_RTS */
|
|
>;
|
|
fsl,drive-strength = <0>;
|
|
fsl,voltage = <1>;
|
|
fsl,pull-up = <0>;
|
|
};
|
|
|
|
gpmi_pins_a: gpmi-nand@0 {
|
|
reg = <0>;
|
|
fsl,pinmux-ids = <
|
|
0x0000 /* MX28_PAD_GPMI_D00__GPMI_D0 */
|
|
0x0010 /* MX28_PAD_GPMI_D01__GPMI_D1 */
|
|
0x0020 /* MX28_PAD_GPMI_D02__GPMI_D2 */
|
|
0x0030 /* MX28_PAD_GPMI_D03__GPMI_D3 */
|
|
0x0040 /* MX28_PAD_GPMI_D04__GPMI_D4 */
|
|
0x0050 /* MX28_PAD_GPMI_D05__GPMI_D5 */
|
|
0x0060 /* MX28_PAD_GPMI_D06__GPMI_D6 */
|
|
0x0070 /* MX28_PAD_GPMI_D07__GPMI_D7 */
|
|
0x0100 /* MX28_PAD_GPMI_CE0N__GPMI_CE0N */
|
|
0x0140 /* MX28_PAD_GPMI_RDY0__GPMI_READY0 */
|
|
0x0180 /* MX28_PAD_GPMI_RDN__GPMI_RDN */
|
|
0x0190 /* MX28_PAD_GPMI_WRN__GPMI_WRN */
|
|
0x01a0 /* MX28_PAD_GPMI_ALE__GPMI_ALE */
|
|
0x01b0 /* MX28_PAD_GPMI_CLE__GPMI_CLE */
|
|
0x01c0 /* MX28_PAD_GPMI_RESETN__GPMI_RESETN */
|
|
>;
|
|
fsl,drive-strength = <0>;
|
|
fsl,voltage = <1>;
|
|
fsl,pull-up = <0>;
|
|
};
|
|
|
|
gpmi_status_cfg: gpmi-status-cfg {
|
|
fsl,pinmux-ids = <
|
|
0x0180 /* MX28_PAD_GPMI_RDN__GPMI_RDN */
|
|
0x0190 /* MX28_PAD_GPMI_WRN__GPMI_WRN */
|
|
0x01c0 /* MX28_PAD_GPMI_RESETN__GPMI_RESETN */
|
|
>;
|
|
fsl,drive-strength = <2>;
|
|
};
|
|
|
|
auart0_pins_a: auart0@0 {
|
|
reg = <0>;
|
|
fsl,pinmux-ids = <
|
|
0x3000 /* MX28_PAD_AUART0_RX__AUART0_RX */
|
|
0x3010 /* MX28_PAD_AUART0_TX__AUART0_TX */
|
|
0x3020 /* MX28_PAD_AUART0_CTS__AUART0_CTS */
|
|
0x3030 /* MX28_PAD_AUART0_RTS__AUART0_RTS */
|
|
>;
|
|
fsl,drive-strength = <0>;
|
|
fsl,voltage = <1>;
|
|
fsl,pull-up = <0>;
|
|
};
|
|
|
|
auart0_2pins_a: auart0-2pins@0 {
|
|
reg = <0>;
|
|
fsl,pinmux-ids = <
|
|
0x3000 /* MX28_PAD_AUART0_RX__AUART0_RX */
|
|
0x3010 /* MX28_PAD_AUART0_TX__AUART0_TX */
|
|
>;
|
|
fsl,drive-strength = <0>;
|
|
fsl,voltage = <1>;
|
|
fsl,pull-up = <0>;
|
|
};
|
|
|
|
auart1_pins_a: auart1@0 {
|
|
reg = <0>;
|
|
fsl,pinmux-ids = <
|
|
0x3040 /* MX28_PAD_AUART1_RX__AUART1_RX */
|
|
0x3050 /* MX28_PAD_AUART1_TX__AUART1_TX */
|
|
0x3060 /* MX28_PAD_AUART1_CTS__AUART1_CTS */
|
|
0x3070 /* MX28_PAD_AUART1_RTS__AUART1_RTS */
|
|
>;
|
|
fsl,drive-strength = <0>;
|
|
fsl,voltage = <1>;
|
|
fsl,pull-up = <0>;
|
|
};
|
|
|
|
auart1_2pins_a: auart1-2pins@0 {
|
|
reg = <0>;
|
|
fsl,pinmux-ids = <
|
|
0x3040 /* MX28_PAD_AUART1_RX__AUART1_RX */
|
|
0x3050 /* MX28_PAD_AUART1_TX__AUART1_TX */
|
|
>;
|
|
fsl,drive-strength = <0>;
|
|
fsl,voltage = <1>;
|
|
fsl,pull-up = <0>;
|
|
};
|
|
|
|
auart2_2pins_a: auart2-2pins@0 {
|
|
reg = <0>;
|
|
fsl,pinmux-ids = <
|
|
0x2101 /* MX28_PAD_SSP2_SCK__AUART2_RX */
|
|
0x2111 /* MX28_PAD_SSP2_MOSI__AUART2_TX */
|
|
>;
|
|
fsl,drive-strength = <0>;
|
|
fsl,voltage = <1>;
|
|
fsl,pull-up = <0>;
|
|
};
|
|
|
|
auart3_pins_a: auart3@0 {
|
|
reg = <0>;
|
|
fsl,pinmux-ids = <
|
|
0x30c0 /* MX28_PAD_AUART3_RX__AUART3_RX */
|
|
0x30d0 /* MX28_PAD_AUART3_TX__AUART3_TX */
|
|
0x30e0 /* MX28_PAD_AUART3_CTS__AUART3_CTS */
|
|
0x30f0 /* MX28_PAD_AUART3_RTS__AUART3_RTS */
|
|
>;
|
|
fsl,drive-strength = <0>;
|
|
fsl,voltage = <1>;
|
|
fsl,pull-up = <0>;
|
|
};
|
|
|
|
auart3_2pins_a: auart3-2pins@0 {
|
|
reg = <0>;
|
|
fsl,pinmux-ids = <
|
|
0x2121 /* MX28_PAD_SSP2_MISO__AUART3_RX */
|
|
0x2131 /* MX28_PAD_SSP2_SS0__AUART3_TX */
|
|
>;
|
|
fsl,drive-strength = <0>;
|
|
fsl,voltage = <1>;
|
|
fsl,pull-up = <0>;
|
|
};
|
|
|
|
mac0_pins_a: mac0@0 {
|
|
reg = <0>;
|
|
fsl,pinmux-ids = <
|
|
0x4000 /* MX28_PAD_ENET0_MDC__ENET0_MDC */
|
|
0x4010 /* MX28_PAD_ENET0_MDIO__ENET0_MDIO */
|
|
0x4020 /* MX28_PAD_ENET0_RX_EN__ENET0_RX_EN */
|
|
0x4030 /* MX28_PAD_ENET0_RXD0__ENET0_RXD0 */
|
|
0x4040 /* MX28_PAD_ENET0_RXD1__ENET0_RXD1 */
|
|
0x4060 /* MX28_PAD_ENET0_TX_EN__ENET0_TX_EN */
|
|
0x4070 /* MX28_PAD_ENET0_TXD0__ENET0_TXD0 */
|
|
0x4080 /* MX28_PAD_ENET0_TXD1__ENET0_TXD1 */
|
|
0x4100 /* MX28_PAD_ENET_CLK__CLKCTRL_ENET */
|
|
>;
|
|
fsl,drive-strength = <1>;
|
|
fsl,voltage = <1>;
|
|
fsl,pull-up = <1>;
|
|
};
|
|
|
|
mac1_pins_a: mac1@0 {
|
|
reg = <0>;
|
|
fsl,pinmux-ids = <
|
|
0x40f1 /* MX28_PAD_ENET0_CRS__ENET1_RX_EN */
|
|
0x4091 /* MX28_PAD_ENET0_RXD2__ENET1_RXD0 */
|
|
0x40a1 /* MX28_PAD_ENET0_RXD3__ENET1_RXD1 */
|
|
0x40e1 /* MX28_PAD_ENET0_COL__ENET1_TX_EN */
|
|
0x40b1 /* MX28_PAD_ENET0_TXD2__ENET1_TXD0 */
|
|
0x40c1 /* MX28_PAD_ENET0_TXD3__ENET1_TXD1 */
|
|
>;
|
|
fsl,drive-strength = <1>;
|
|
fsl,voltage = <1>;
|
|
fsl,pull-up = <1>;
|
|
};
|
|
|
|
mmc0_8bit_pins_a: mmc0-8bit@0 {
|
|
reg = <0>;
|
|
fsl,pinmux-ids = <
|
|
0x2000 /* MX28_PAD_SSP0_DATA0__SSP0_D0 */
|
|
0x2010 /* MX28_PAD_SSP0_DATA1__SSP0_D1 */
|
|
0x2020 /* MX28_PAD_SSP0_DATA2__SSP0_D2 */
|
|
0x2030 /* MX28_PAD_SSP0_DATA3__SSP0_D3 */
|
|
0x2040 /* MX28_PAD_SSP0_DATA4__SSP0_D4 */
|
|
0x2050 /* MX28_PAD_SSP0_DATA5__SSP0_D5 */
|
|
0x2060 /* MX28_PAD_SSP0_DATA6__SSP0_D6 */
|
|
0x2070 /* MX28_PAD_SSP0_DATA7__SSP0_D7 */
|
|
0x2080 /* MX28_PAD_SSP0_CMD__SSP0_CMD */
|
|
0x2090 /* MX28_PAD_SSP0_DETECT__SSP0_CARD_DETECT */
|
|
0x20a0 /* MX28_PAD_SSP0_SCK__SSP0_SCK */
|
|
>;
|
|
fsl,drive-strength = <1>;
|
|
fsl,voltage = <1>;
|
|
fsl,pull-up = <1>;
|
|
};
|
|
|
|
mmc0_4bit_pins_a: mmc0-4bit@0 {
|
|
reg = <0>;
|
|
fsl,pinmux-ids = <
|
|
0x2000 /* MX28_PAD_SSP0_DATA0__SSP0_D0 */
|
|
0x2010 /* MX28_PAD_SSP0_DATA1__SSP0_D1 */
|
|
0x2020 /* MX28_PAD_SSP0_DATA2__SSP0_D2 */
|
|
0x2030 /* MX28_PAD_SSP0_DATA3__SSP0_D3 */
|
|
0x2080 /* MX28_PAD_SSP0_CMD__SSP0_CMD */
|
|
0x2090 /* MX28_PAD_SSP0_DETECT__SSP0_CARD_DETECT */
|
|
0x20a0 /* MX28_PAD_SSP0_SCK__SSP0_SCK */
|
|
>;
|
|
fsl,drive-strength = <1>;
|
|
fsl,voltage = <1>;
|
|
fsl,pull-up = <1>;
|
|
};
|
|
|
|
mmc0_cd_cfg: mmc0-cd-cfg {
|
|
fsl,pinmux-ids = <
|
|
0x2090 /* MX28_PAD_SSP0_DETECT__SSP0_CARD_DETECT */
|
|
>;
|
|
fsl,pull-up = <0>;
|
|
};
|
|
|
|
mmc0_sck_cfg: mmc0-sck-cfg {
|
|
fsl,pinmux-ids = <
|
|
0x20a0 /* MX28_PAD_SSP0_SCK__SSP0_SCK */
|
|
>;
|
|
fsl,drive-strength = <2>;
|
|
fsl,pull-up = <0>;
|
|
};
|
|
|
|
i2c0_pins_a: i2c0@0 {
|
|
reg = <0>;
|
|
fsl,pinmux-ids = <
|
|
0x3180 /* MX28_PAD_I2C0_SCL__I2C0_SCL */
|
|
0x3190 /* MX28_PAD_I2C0_SDA__I2C0_SDA */
|
|
>;
|
|
fsl,drive-strength = <1>;
|
|
fsl,voltage = <1>;
|
|
fsl,pull-up = <1>;
|
|
};
|
|
|
|
i2c0_pins_b: i2c0@1 {
|
|
reg = <1>;
|
|
fsl,pinmux-ids = <
|
|
0x3001 /* MX28_PAD_AUART0_RX__I2C0_SCL */
|
|
0x3011 /* MX28_PAD_AUART0_TX__I2C0_SDA */
|
|
>;
|
|
fsl,drive-strength = <1>;
|
|
fsl,voltage = <1>;
|
|
fsl,pull-up = <1>;
|
|
};
|
|
|
|
i2c1_pins_a: i2c1@0 {
|
|
reg = <0>;
|
|
fsl,pinmux-ids = <
|
|
0x3101 /* MX28_PAD_PWM0__I2C1_SCL */
|
|
0x3111 /* MX28_PAD_PWM1__I2C1_SDA */
|
|
>;
|
|
fsl,drive-strength = <1>;
|
|
fsl,voltage = <1>;
|
|
fsl,pull-up = <1>;
|
|
};
|
|
|
|
saif0_pins_a: saif0@0 {
|
|
reg = <0>;
|
|
fsl,pinmux-ids = <
|
|
0x3140 /* MX28_PAD_SAIF0_MCLK__SAIF0_MCLK */
|
|
0x3150 /* MX28_PAD_SAIF0_LRCLK__SAIF0_LRCLK */
|
|
0x3160 /* MX28_PAD_SAIF0_BITCLK__SAIF0_BITCLK */
|
|
0x3170 /* MX28_PAD_SAIF0_SDATA0__SAIF0_SDATA0 */
|
|
>;
|
|
fsl,drive-strength = <2>;
|
|
fsl,voltage = <1>;
|
|
fsl,pull-up = <1>;
|
|
};
|
|
|
|
saif1_pins_a: saif1@0 {
|
|
reg = <0>;
|
|
fsl,pinmux-ids = <
|
|
0x31a0 /* MX28_PAD_SAIF1_SDATA0__SAIF1_SDATA0 */
|
|
>;
|
|
fsl,drive-strength = <2>;
|
|
fsl,voltage = <1>;
|
|
fsl,pull-up = <1>;
|
|
};
|
|
|
|
pwm0_pins_a: pwm0@0 {
|
|
reg = <0>;
|
|
fsl,pinmux-ids = <
|
|
0x3100 /* MX28_PAD_PWM0__PWM_0 */
|
|
>;
|
|
fsl,drive-strength = <0>;
|
|
fsl,voltage = <1>;
|
|
fsl,pull-up = <0>;
|
|
};
|
|
|
|
pwm2_pins_a: pwm2@0 {
|
|
reg = <0>;
|
|
fsl,pinmux-ids = <
|
|
0x3120 /* MX28_PAD_PWM2__PWM_2 */
|
|
>;
|
|
fsl,drive-strength = <0>;
|
|
fsl,voltage = <1>;
|
|
fsl,pull-up = <0>;
|
|
};
|
|
|
|
pwm4_pins_a: pwm4@0 {
|
|
reg = <0>;
|
|
fsl,pinmux-ids = <
|
|
0x31d0 /* MX28_PAD_PWM4__PWM_4 */
|
|
>;
|
|
fsl,drive-strength = <0>;
|
|
fsl,voltage = <1>;
|
|
fsl,pull-up = <0>;
|
|
};
|
|
|
|
lcdif_24bit_pins_a: lcdif-24bit@0 {
|
|
reg = <0>;
|
|
fsl,pinmux-ids = <
|
|
0x1000 /* MX28_PAD_LCD_D00__LCD_D0 */
|
|
0x1010 /* MX28_PAD_LCD_D01__LCD_D1 */
|
|
0x1020 /* MX28_PAD_LCD_D02__LCD_D2 */
|
|
0x1030 /* MX28_PAD_LCD_D03__LCD_D3 */
|
|
0x1040 /* MX28_PAD_LCD_D04__LCD_D4 */
|
|
0x1050 /* MX28_PAD_LCD_D05__LCD_D5 */
|
|
0x1060 /* MX28_PAD_LCD_D06__LCD_D6 */
|
|
0x1070 /* MX28_PAD_LCD_D07__LCD_D7 */
|
|
0x1080 /* MX28_PAD_LCD_D08__LCD_D8 */
|
|
0x1090 /* MX28_PAD_LCD_D09__LCD_D9 */
|
|
0x10a0 /* MX28_PAD_LCD_D10__LCD_D10 */
|
|
0x10b0 /* MX28_PAD_LCD_D11__LCD_D11 */
|
|
0x10c0 /* MX28_PAD_LCD_D12__LCD_D12 */
|
|
0x10d0 /* MX28_PAD_LCD_D13__LCD_D13 */
|
|
0x10e0 /* MX28_PAD_LCD_D14__LCD_D14 */
|
|
0x10f0 /* MX28_PAD_LCD_D15__LCD_D15 */
|
|
0x1100 /* MX28_PAD_LCD_D16__LCD_D16 */
|
|
0x1110 /* MX28_PAD_LCD_D17__LCD_D17 */
|
|
0x1120 /* MX28_PAD_LCD_D18__LCD_D18 */
|
|
0x1130 /* MX28_PAD_LCD_D19__LCD_D19 */
|
|
0x1140 /* MX28_PAD_LCD_D20__LCD_D20 */
|
|
0x1150 /* MX28_PAD_LCD_D21__LCD_D21 */
|
|
0x1160 /* MX28_PAD_LCD_D22__LCD_D22 */
|
|
0x1170 /* MX28_PAD_LCD_D23__LCD_D23 */
|
|
>;
|
|
fsl,drive-strength = <0>;
|
|
fsl,voltage = <1>;
|
|
fsl,pull-up = <0>;
|
|
};
|
|
|
|
can0_pins_a: can0@0 {
|
|
reg = <0>;
|
|
fsl,pinmux-ids = <
|
|
0x0161 /* MX28_PAD_GPMI_RDY2__CAN0_TX */
|
|
0x0171 /* MX28_PAD_GPMI_RDY3__CAN0_RX */
|
|
>;
|
|
fsl,drive-strength = <0>;
|
|
fsl,voltage = <1>;
|
|
fsl,pull-up = <0>;
|
|
};
|
|
|
|
can1_pins_a: can1@0 {
|
|
reg = <0>;
|
|
fsl,pinmux-ids = <
|
|
0x0121 /* MX28_PAD_GPMI_CE2N__CAN1_TX */
|
|
0x0131 /* MX28_PAD_GPMI_CE3N__CAN1_RX */
|
|
>;
|
|
fsl,drive-strength = <0>;
|
|
fsl,voltage = <1>;
|
|
fsl,pull-up = <0>;
|
|
};
|
|
|
|
spi2_pins_a: spi2@0 {
|
|
reg = <0>;
|
|
fsl,pinmux-ids = <
|
|
0x2100 /* MX28_PAD_SSP2_SCK__SSP2_SCK */
|
|
0x2110 /* MX28_PAD_SSP2_MOSI__SSP2_CMD */
|
|
0x2120 /* MX28_PAD_SSP2_MISO__SSP2_D0 */
|
|
0x2130 /* MX28_PAD_SSP2_SS0__SSP2_D3 */
|
|
>;
|
|
fsl,drive-strength = <1>;
|
|
fsl,voltage = <1>;
|
|
fsl,pull-up = <1>;
|
|
};
|
|
|
|
usbphy0_pins_a: usbphy0@0 {
|
|
reg = <0>;
|
|
fsl,pinmux-ids = <
|
|
0x2152 /* MX28_PAD_SSP2_SS2__USB0_OVERCURRENT */
|
|
>;
|
|
fsl,drive-strength = <2>;
|
|
fsl,voltage = <1>;
|
|
fsl,pull-up = <0>;
|
|
};
|
|
|
|
usbphy0_pins_b: usbphy0@1 {
|
|
reg = <1>;
|
|
fsl,pinmux-ids = <
|
|
0x3061 /* MX28_PAD_AUART1_CTS__USB0_OVERCURRENT */
|
|
>;
|
|
fsl,drive-strength = <2>;
|
|
fsl,voltage = <1>;
|
|
fsl,pull-up = <0>;
|
|
};
|
|
|
|
usbphy1_pins_a: usbphy1@0 {
|
|
reg = <0>;
|
|
fsl,pinmux-ids = <
|
|
0x2142 /* MX28_PAD_SSP2_SS1__USB1_OVERCURRENT */
|
|
>;
|
|
fsl,drive-strength = <2>;
|
|
fsl,voltage = <1>;
|
|
fsl,pull-up = <0>;
|
|
};
|
|
};
|
|
|
|
digctl@8001c000 {
|
|
reg = <0x8001c000 0x2000>;
|
|
interrupts = <89>;
|
|
status = "disabled";
|
|
};
|
|
|
|
etm@80022000 {
|
|
reg = <0x80022000 0x2000>;
|
|
status = "disabled";
|
|
};
|
|
|
|
dma-apbx@80024000 {
|
|
compatible = "fsl,imx28-dma-apbx";
|
|
reg = <0x80024000 0x2000>;
|
|
clocks = <&clks 26>;
|
|
};
|
|
|
|
dcp@80028000 {
|
|
reg = <0x80028000 0x2000>;
|
|
interrupts = <52 53 54>;
|
|
status = "disabled";
|
|
};
|
|
|
|
pxp@8002a000 {
|
|
reg = <0x8002a000 0x2000>;
|
|
interrupts = <39>;
|
|
status = "disabled";
|
|
};
|
|
|
|
ocotp@8002c000 {
|
|
reg = <0x8002c000 0x2000>;
|
|
status = "disabled";
|
|
};
|
|
|
|
axi-ahb@8002e000 {
|
|
reg = <0x8002e000 0x2000>;
|
|
status = "disabled";
|
|
};
|
|
|
|
lcdif@80030000 {
|
|
compatible = "fsl,imx28-lcdif";
|
|
reg = <0x80030000 0x2000>;
|
|
interrupts = <38 86>;
|
|
clocks = <&clks 55>;
|
|
status = "disabled";
|
|
};
|
|
|
|
can0: can@80032000 {
|
|
compatible = "fsl,imx28-flexcan", "fsl,p1010-flexcan";
|
|
reg = <0x80032000 0x2000>;
|
|
interrupts = <8>;
|
|
clocks = <&clks 58>, <&clks 58>;
|
|
clock-names = "ipg", "per";
|
|
status = "disabled";
|
|
};
|
|
|
|
can1: can@80034000 {
|
|
compatible = "fsl,imx28-flexcan", "fsl,p1010-flexcan";
|
|
reg = <0x80034000 0x2000>;
|
|
interrupts = <9>;
|
|
clocks = <&clks 59>, <&clks 59>;
|
|
clock-names = "ipg", "per";
|
|
status = "disabled";
|
|
};
|
|
|
|
simdbg@8003c000 {
|
|
reg = <0x8003c000 0x200>;
|
|
status = "disabled";
|
|
};
|
|
|
|
simgpmisel@8003c200 {
|
|
reg = <0x8003c200 0x100>;
|
|
status = "disabled";
|
|
};
|
|
|
|
simsspsel@8003c300 {
|
|
reg = <0x8003c300 0x100>;
|
|
status = "disabled";
|
|
};
|
|
|
|
simmemsel@8003c400 {
|
|
reg = <0x8003c400 0x100>;
|
|
status = "disabled";
|
|
};
|
|
|
|
gpiomon@8003c500 {
|
|
reg = <0x8003c500 0x100>;
|
|
status = "disabled";
|
|
};
|
|
|
|
simenet@8003c700 {
|
|
reg = <0x8003c700 0x100>;
|
|
status = "disabled";
|
|
};
|
|
|
|
armjtag@8003c800 {
|
|
reg = <0x8003c800 0x100>;
|
|
status = "disabled";
|
|
};
|
|
};
|
|
|
|
apbx@80040000 {
|
|
compatible = "simple-bus";
|
|
#address-cells = <1>;
|
|
#size-cells = <1>;
|
|
reg = <0x80040000 0x40000>;
|
|
ranges;
|
|
|
|
clks: clkctrl@80040000 {
|
|
compatible = "fsl,imx28-clkctrl";
|
|
reg = <0x80040000 0x2000>;
|
|
#clock-cells = <1>;
|
|
};
|
|
|
|
saif0: saif@80042000 {
|
|
compatible = "fsl,imx28-saif";
|
|
reg = <0x80042000 0x2000>;
|
|
interrupts = <59 80>;
|
|
clocks = <&clks 53>;
|
|
fsl,saif-dma-channel = <4>;
|
|
status = "disabled";
|
|
};
|
|
|
|
power@80044000 {
|
|
reg = <0x80044000 0x2000>;
|
|
status = "disabled";
|
|
};
|
|
|
|
saif1: saif@80046000 {
|
|
compatible = "fsl,imx28-saif";
|
|
reg = <0x80046000 0x2000>;
|
|
interrupts = <58 81>;
|
|
clocks = <&clks 54>;
|
|
fsl,saif-dma-channel = <5>;
|
|
status = "disabled";
|
|
};
|
|
|
|
lradc@80050000 {
|
|
compatible = "fsl,imx28-lradc";
|
|
reg = <0x80050000 0x2000>;
|
|
interrupts = <10 14 15 16 17 18 19
|
|
20 21 22 23 24 25>;
|
|
status = "disabled";
|
|
};
|
|
|
|
spdif@80054000 {
|
|
reg = <0x80054000 0x2000>;
|
|
interrupts = <45 66>;
|
|
status = "disabled";
|
|
};
|
|
|
|
rtc@80056000 {
|
|
compatible = "fsl,imx28-rtc", "fsl,stmp3xxx-rtc";
|
|
reg = <0x80056000 0x2000>;
|
|
interrupts = <29>;
|
|
};
|
|
|
|
i2c0: i2c@80058000 {
|
|
#address-cells = <1>;
|
|
#size-cells = <0>;
|
|
compatible = "fsl,imx28-i2c";
|
|
reg = <0x80058000 0x2000>;
|
|
interrupts = <111 68>;
|
|
clock-frequency = <100000>;
|
|
fsl,i2c-dma-channel = <6>;
|
|
status = "disabled";
|
|
};
|
|
|
|
i2c1: i2c@8005a000 {
|
|
#address-cells = <1>;
|
|
#size-cells = <0>;
|
|
compatible = "fsl,imx28-i2c";
|
|
reg = <0x8005a000 0x2000>;
|
|
interrupts = <110 69>;
|
|
clock-frequency = <100000>;
|
|
fsl,i2c-dma-channel = <7>;
|
|
status = "disabled";
|
|
};
|
|
|
|
pwm: pwm@80064000 {
|
|
compatible = "fsl,imx28-pwm", "fsl,imx23-pwm";
|
|
reg = <0x80064000 0x2000>;
|
|
clocks = <&clks 44>;
|
|
#pwm-cells = <2>;
|
|
fsl,pwm-number = <8>;
|
|
status = "disabled";
|
|
};
|
|
|
|
timrot@80068000 {
|
|
compatible = "fsl,imx28-timrot", "fsl,timrot";
|
|
reg = <0x80068000 0x2000>;
|
|
interrupts = <48 49 50 51>;
|
|
};
|
|
|
|
auart0: serial@8006a000 {
|
|
compatible = "fsl,imx28-auart", "fsl,imx23-auart";
|
|
reg = <0x8006a000 0x2000>;
|
|
interrupts = <112 70 71>;
|
|
clocks = <&clks 45>;
|
|
status = "disabled";
|
|
};
|
|
|
|
auart1: serial@8006c000 {
|
|
compatible = "fsl,imx28-auart", "fsl,imx23-auart";
|
|
reg = <0x8006c000 0x2000>;
|
|
interrupts = <113 72 73>;
|
|
clocks = <&clks 45>;
|
|
status = "disabled";
|
|
};
|
|
|
|
auart2: serial@8006e000 {
|
|
compatible = "fsl,imx28-auart", "fsl,imx23-auart";
|
|
reg = <0x8006e000 0x2000>;
|
|
interrupts = <114 74 75>;
|
|
clocks = <&clks 45>;
|
|
status = "disabled";
|
|
};
|
|
|
|
auart3: serial@80070000 {
|
|
compatible = "fsl,imx28-auart", "fsl,imx23-auart";
|
|
reg = <0x80070000 0x2000>;
|
|
interrupts = <115 76 77>;
|
|
clocks = <&clks 45>;
|
|
status = "disabled";
|
|
};
|
|
|
|
auart4: serial@80072000 {
|
|
compatible = "fsl,imx28-auart", "fsl,imx23-auart";
|
|
reg = <0x80072000 0x2000>;
|
|
interrupts = <116 78 79>;
|
|
clocks = <&clks 45>;
|
|
status = "disabled";
|
|
};
|
|
|
|
duart: serial@80074000 {
|
|
compatible = "arm,pl011", "arm,primecell";
|
|
reg = <0x80074000 0x1000>;
|
|
interrupts = <47>;
|
|
clocks = <&clks 45>, <&clks 26>;
|
|
clock-names = "uart", "apb_pclk";
|
|
status = "disabled";
|
|
};
|
|
|
|
usbphy0: usbphy@8007c000 {
|
|
compatible = "fsl,imx28-usbphy", "fsl,imx23-usbphy";
|
|
reg = <0x8007c000 0x2000>;
|
|
clocks = <&clks 62>;
|
|
status = "disabled";
|
|
};
|
|
|
|
usbphy1: usbphy@8007e000 {
|
|
compatible = "fsl,imx28-usbphy", "fsl,imx23-usbphy";
|
|
reg = <0x8007e000 0x2000>;
|
|
clocks = <&clks 63>;
|
|
status = "disabled";
|
|
};
|
|
};
|
|
};
|
|
|
|
ahb@80080000 {
|
|
compatible = "simple-bus";
|
|
#address-cells = <1>;
|
|
#size-cells = <1>;
|
|
reg = <0x80080000 0x80000>;
|
|
ranges;
|
|
|
|
usb0: usb@80080000 {
|
|
compatible = "fsl,imx28-usb", "fsl,imx27-usb";
|
|
reg = <0x80080000 0x10000>;
|
|
interrupts = <93>;
|
|
clocks = <&clks 60>;
|
|
fsl,usbphy = <&usbphy0>;
|
|
status = "disabled";
|
|
};
|
|
|
|
usb1: usb@80090000 {
|
|
compatible = "fsl,imx28-usb", "fsl,imx27-usb";
|
|
reg = <0x80090000 0x10000>;
|
|
interrupts = <92>;
|
|
clocks = <&clks 61>;
|
|
fsl,usbphy = <&usbphy1>;
|
|
status = "disabled";
|
|
};
|
|
|
|
dflpt@800c0000 {
|
|
reg = <0x800c0000 0x10000>;
|
|
status = "disabled";
|
|
};
|
|
|
|
mac0: ethernet@800f0000 {
|
|
compatible = "fsl,imx28-fec";
|
|
reg = <0x800f0000 0x4000>;
|
|
interrupts = <101>;
|
|
clocks = <&clks 57>, <&clks 57>;
|
|
clock-names = "ipg", "ahb";
|
|
status = "disabled";
|
|
};
|
|
|
|
mac1: ethernet@800f4000 {
|
|
compatible = "fsl,imx28-fec";
|
|
reg = <0x800f4000 0x4000>;
|
|
interrupts = <102>;
|
|
clocks = <&clks 57>, <&clks 57>;
|
|
clock-names = "ipg", "ahb";
|
|
status = "disabled";
|
|
};
|
|
|
|
switch@800f8000 {
|
|
reg = <0x800f8000 0x8000>;
|
|
status = "disabled";
|
|
};
|
|
|
|
};
|
|
};
|