mirror of
https://mirrors.bfsu.edu.cn/git/linux.git
synced 2024-12-22 02:24:57 +08:00
fd9c55c0ac
R-Car H3 ES1.* was only available to an internal development group and needed a lot of quirks and workarounds. These become a maintenance burden now, so our development group decided to remove upstream support and disable booting for this SoC. Public users only have ES2 onwards. Signed-off-by: Wolfram Sang <wsa+renesas@sang-engineering.com> Reviewed-by: Laurent Pinchart <laurent.pinchart+renesas@ideasonboard.com> Reviewed-by: Geert Uytterhoeven <geert+renesas@glider.be> Link: https://lore.kernel.org/r/20230307105645.5285-5-wsa+renesas@sang-engineering.com Signed-off-by: Geert Uytterhoeven <geert+renesas@glider.be>
39 lines
1.1 KiB
C
39 lines
1.1 KiB
C
/* SPDX-License-Identifier: GPL-2.0-only */
|
|
/*
|
|
* Copyright (C) 2016 Glider bvba
|
|
*/
|
|
#ifndef __DT_BINDINGS_POWER_R8A7795_SYSC_H__
|
|
#define __DT_BINDINGS_POWER_R8A7795_SYSC_H__
|
|
|
|
/*
|
|
* These power domain indices match the numbers of the interrupt bits
|
|
* representing the power areas in the various Interrupt Registers
|
|
* (e.g. SYSCISR, Interrupt Status Register)
|
|
*/
|
|
|
|
#define R8A7795_PD_CA57_CPU0 0
|
|
#define R8A7795_PD_CA57_CPU1 1
|
|
#define R8A7795_PD_CA57_CPU2 2
|
|
#define R8A7795_PD_CA57_CPU3 3
|
|
#define R8A7795_PD_CA53_CPU0 5
|
|
#define R8A7795_PD_CA53_CPU1 6
|
|
#define R8A7795_PD_CA53_CPU2 7
|
|
#define R8A7795_PD_CA53_CPU3 8
|
|
#define R8A7795_PD_A3VP 9
|
|
#define R8A7795_PD_CA57_SCU 12
|
|
#define R8A7795_PD_CR7 13
|
|
#define R8A7795_PD_A3VC 14
|
|
#define R8A7795_PD_3DG_A 17
|
|
#define R8A7795_PD_3DG_B 18
|
|
#define R8A7795_PD_3DG_C 19
|
|
#define R8A7795_PD_3DG_D 20
|
|
#define R8A7795_PD_CA53_SCU 21
|
|
#define R8A7795_PD_3DG_E 22
|
|
#define R8A7795_PD_A3IR 24
|
|
#define R8A7795_PD_A2VC1 26
|
|
|
|
/* Always-on power area */
|
|
#define R8A7795_PD_ALWAYS_ON 32
|
|
|
|
#endif /* __DT_BINDINGS_POWER_R8A7795_SYSC_H__ */
|