mirror of
https://mirrors.bfsu.edu.cn/git/linux.git
synced 2024-12-18 00:24:58 +08:00
64dbc3d55d
We can now init system timers using the dmtimer and 32k counter based on only devicetree data and drivers/clocksource timers. Let's configure the clocksource and clockevent, and drop the old unused platform data. As we're just dropping platform data, and the early platform data init is based on the custom ti,hwmods property, we want to drop both the platform data and ti,hwmods property in a single patch. Since the dmtimer can use both 32k clock and system clock as the source, let's also configure the SoC specific default values. The board specific dts files can reconfigure these with assigned-clocks and assigned-clock-parents as needed. Let's also update the dts file to use #include while at it. Cc: devicetree@vger.kernel.org Cc: Aaro Koskinen <aaro.koskinen@iki.fi> Cc: Grygorii Strashko <grygorii.strashko@ti.com> Cc: Keerthy <j-keerthy@ti.com> Cc: Lokesh Vutla <lokeshvutla@ti.com> Cc: Rob Herring <robh@kernel.org> Cc: Tero Kristo <t-kristo@ti.com> Signed-off-by: Tony Lindgren <tony@atomide.com>
258 lines
6.5 KiB
C
258 lines
6.5 KiB
C
// SPDX-License-Identifier: GPL-2.0-only
|
|
/*
|
|
* omap_hwmod_2xxx_interconnect_data.c - common interconnect data for OMAP2xxx
|
|
*
|
|
* Copyright (C) 2009-2011 Nokia Corporation
|
|
* Paul Walmsley
|
|
*
|
|
* XXX handle crossbar/shared link difference for L3?
|
|
* XXX these should be marked initdata for multi-OMAP kernels
|
|
*/
|
|
#include <linux/sizes.h>
|
|
|
|
#include "omap_hwmod.h"
|
|
#include "l3_2xxx.h"
|
|
#include "l4_2xxx.h"
|
|
#include "serial.h"
|
|
|
|
#include "omap_hwmod_common_data.h"
|
|
|
|
/*
|
|
* Common interconnect data
|
|
*/
|
|
|
|
/* L3 -> L4_CORE interface */
|
|
struct omap_hwmod_ocp_if omap2xxx_l3_main__l4_core = {
|
|
.master = &omap2xxx_l3_main_hwmod,
|
|
.slave = &omap2xxx_l4_core_hwmod,
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
};
|
|
|
|
/* MPU -> L3 interface */
|
|
struct omap_hwmod_ocp_if omap2xxx_mpu__l3_main = {
|
|
.master = &omap2xxx_mpu_hwmod,
|
|
.slave = &omap2xxx_l3_main_hwmod,
|
|
.user = OCP_USER_MPU,
|
|
};
|
|
|
|
/* DSS -> l3 */
|
|
struct omap_hwmod_ocp_if omap2xxx_dss__l3 = {
|
|
.master = &omap2xxx_dss_core_hwmod,
|
|
.slave = &omap2xxx_l3_main_hwmod,
|
|
.fw = {
|
|
.omap2 = {
|
|
.l3_perm_bit = OMAP2_L3_CORE_FW_CONNID_DSS,
|
|
.flags = OMAP_FIREWALL_L3,
|
|
},
|
|
},
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
};
|
|
|
|
/* L4_CORE -> L4_WKUP interface */
|
|
struct omap_hwmod_ocp_if omap2xxx_l4_core__l4_wkup = {
|
|
.master = &omap2xxx_l4_core_hwmod,
|
|
.slave = &omap2xxx_l4_wkup_hwmod,
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
};
|
|
|
|
/* L4 CORE -> UART1 interface */
|
|
struct omap_hwmod_ocp_if omap2_l4_core__uart1 = {
|
|
.master = &omap2xxx_l4_core_hwmod,
|
|
.slave = &omap2xxx_uart1_hwmod,
|
|
.clk = "uart1_ick",
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
};
|
|
|
|
/* L4 CORE -> UART2 interface */
|
|
struct omap_hwmod_ocp_if omap2_l4_core__uart2 = {
|
|
.master = &omap2xxx_l4_core_hwmod,
|
|
.slave = &omap2xxx_uart2_hwmod,
|
|
.clk = "uart2_ick",
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
};
|
|
|
|
/* L4 PER -> UART3 interface */
|
|
struct omap_hwmod_ocp_if omap2_l4_core__uart3 = {
|
|
.master = &omap2xxx_l4_core_hwmod,
|
|
.slave = &omap2xxx_uart3_hwmod,
|
|
.clk = "uart3_ick",
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
};
|
|
|
|
/* l4 core -> mcspi1 interface */
|
|
struct omap_hwmod_ocp_if omap2xxx_l4_core__mcspi1 = {
|
|
.master = &omap2xxx_l4_core_hwmod,
|
|
.slave = &omap2xxx_mcspi1_hwmod,
|
|
.clk = "mcspi1_ick",
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
};
|
|
|
|
/* l4 core -> mcspi2 interface */
|
|
struct omap_hwmod_ocp_if omap2xxx_l4_core__mcspi2 = {
|
|
.master = &omap2xxx_l4_core_hwmod,
|
|
.slave = &omap2xxx_mcspi2_hwmod,
|
|
.clk = "mcspi2_ick",
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
};
|
|
|
|
/* l4_core -> timer3 */
|
|
struct omap_hwmod_ocp_if omap2xxx_l4_core__timer3 = {
|
|
.master = &omap2xxx_l4_core_hwmod,
|
|
.slave = &omap2xxx_timer3_hwmod,
|
|
.clk = "gpt3_ick",
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
};
|
|
|
|
/* l4_core -> timer4 */
|
|
struct omap_hwmod_ocp_if omap2xxx_l4_core__timer4 = {
|
|
.master = &omap2xxx_l4_core_hwmod,
|
|
.slave = &omap2xxx_timer4_hwmod,
|
|
.clk = "gpt4_ick",
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
};
|
|
|
|
/* l4_core -> timer5 */
|
|
struct omap_hwmod_ocp_if omap2xxx_l4_core__timer5 = {
|
|
.master = &omap2xxx_l4_core_hwmod,
|
|
.slave = &omap2xxx_timer5_hwmod,
|
|
.clk = "gpt5_ick",
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
};
|
|
|
|
/* l4_core -> timer6 */
|
|
struct omap_hwmod_ocp_if omap2xxx_l4_core__timer6 = {
|
|
.master = &omap2xxx_l4_core_hwmod,
|
|
.slave = &omap2xxx_timer6_hwmod,
|
|
.clk = "gpt6_ick",
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
};
|
|
|
|
/* l4_core -> timer7 */
|
|
struct omap_hwmod_ocp_if omap2xxx_l4_core__timer7 = {
|
|
.master = &omap2xxx_l4_core_hwmod,
|
|
.slave = &omap2xxx_timer7_hwmod,
|
|
.clk = "gpt7_ick",
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
};
|
|
|
|
/* l4_core -> timer8 */
|
|
struct omap_hwmod_ocp_if omap2xxx_l4_core__timer8 = {
|
|
.master = &omap2xxx_l4_core_hwmod,
|
|
.slave = &omap2xxx_timer8_hwmod,
|
|
.clk = "gpt8_ick",
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
};
|
|
|
|
/* l4_core -> timer9 */
|
|
struct omap_hwmod_ocp_if omap2xxx_l4_core__timer9 = {
|
|
.master = &omap2xxx_l4_core_hwmod,
|
|
.slave = &omap2xxx_timer9_hwmod,
|
|
.clk = "gpt9_ick",
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
};
|
|
|
|
/* l4_core -> timer10 */
|
|
struct omap_hwmod_ocp_if omap2xxx_l4_core__timer10 = {
|
|
.master = &omap2xxx_l4_core_hwmod,
|
|
.slave = &omap2xxx_timer10_hwmod,
|
|
.clk = "gpt10_ick",
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
};
|
|
|
|
/* l4_core -> timer11 */
|
|
struct omap_hwmod_ocp_if omap2xxx_l4_core__timer11 = {
|
|
.master = &omap2xxx_l4_core_hwmod,
|
|
.slave = &omap2xxx_timer11_hwmod,
|
|
.clk = "gpt11_ick",
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
};
|
|
|
|
/* l4_core -> timer12 */
|
|
struct omap_hwmod_ocp_if omap2xxx_l4_core__timer12 = {
|
|
.master = &omap2xxx_l4_core_hwmod,
|
|
.slave = &omap2xxx_timer12_hwmod,
|
|
.clk = "gpt12_ick",
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
};
|
|
|
|
/* l4_core -> dss */
|
|
struct omap_hwmod_ocp_if omap2xxx_l4_core__dss = {
|
|
.master = &omap2xxx_l4_core_hwmod,
|
|
.slave = &omap2xxx_dss_core_hwmod,
|
|
.clk = "dss_ick",
|
|
.fw = {
|
|
.omap2 = {
|
|
.l4_fw_region = OMAP2420_L4_CORE_FW_DSS_CORE_REGION,
|
|
.flags = OMAP_FIREWALL_L4,
|
|
},
|
|
},
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
};
|
|
|
|
/* l4_core -> dss_dispc */
|
|
struct omap_hwmod_ocp_if omap2xxx_l4_core__dss_dispc = {
|
|
.master = &omap2xxx_l4_core_hwmod,
|
|
.slave = &omap2xxx_dss_dispc_hwmod,
|
|
.clk = "dss_ick",
|
|
.fw = {
|
|
.omap2 = {
|
|
.l4_fw_region = OMAP2420_L4_CORE_FW_DSS_DISPC_REGION,
|
|
.flags = OMAP_FIREWALL_L4,
|
|
},
|
|
},
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
};
|
|
|
|
/* l4_core -> dss_rfbi */
|
|
struct omap_hwmod_ocp_if omap2xxx_l4_core__dss_rfbi = {
|
|
.master = &omap2xxx_l4_core_hwmod,
|
|
.slave = &omap2xxx_dss_rfbi_hwmod,
|
|
.clk = "dss_ick",
|
|
.fw = {
|
|
.omap2 = {
|
|
.l4_fw_region = OMAP2420_L4_CORE_FW_DSS_CORE_REGION,
|
|
.flags = OMAP_FIREWALL_L4,
|
|
},
|
|
},
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
};
|
|
|
|
/* l4_core -> dss_venc */
|
|
struct omap_hwmod_ocp_if omap2xxx_l4_core__dss_venc = {
|
|
.master = &omap2xxx_l4_core_hwmod,
|
|
.slave = &omap2xxx_dss_venc_hwmod,
|
|
.clk = "dss_ick",
|
|
.fw = {
|
|
.omap2 = {
|
|
.l4_fw_region = OMAP2420_L4_CORE_FW_DSS_VENC_REGION,
|
|
.flags = OMAP_FIREWALL_L4,
|
|
},
|
|
},
|
|
.flags = OCPIF_SWSUP_IDLE,
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
};
|
|
|
|
/* l4_core -> rng */
|
|
struct omap_hwmod_ocp_if omap2xxx_l4_core__rng = {
|
|
.master = &omap2xxx_l4_core_hwmod,
|
|
.slave = &omap2xxx_rng_hwmod,
|
|
.clk = "rng_ick",
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
};
|
|
|
|
/* l4 core -> sham interface */
|
|
struct omap_hwmod_ocp_if omap2xxx_l4_core__sham = {
|
|
.master = &omap2xxx_l4_core_hwmod,
|
|
.slave = &omap2xxx_sham_hwmod,
|
|
.clk = "sha_ick",
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
};
|
|
|
|
/* l4 core -> aes interface */
|
|
struct omap_hwmod_ocp_if omap2xxx_l4_core__aes = {
|
|
.master = &omap2xxx_l4_core_hwmod,
|
|
.slave = &omap2xxx_aes_hwmod,
|
|
.clk = "aes_ick",
|
|
.user = OCP_USER_MPU | OCP_USER_SDMA,
|
|
};
|