mirror of
https://mirrors.bfsu.edu.cn/git/linux.git
synced 2024-11-27 06:04:23 +08:00
a88d970c8b
Architectures are required to provide four-byte cmpxchg() and 64-bit architectures are additionally required to provide eight-byte cmpxchg(). However, there are cases where one-byte cmpxchg() would be extremely useful. Therefore, provide cmpxchg_emu_u8() that emulates one-byte cmpxchg() in terms of four-byte cmpxchg(). Note that this emulations is fully ordered, and can (for example) cause one-byte cmpxchg_relaxed() to incur the overhead of full ordering. If this causes problems for a given architecture, that architecture is free to provide its own lighter-weight primitives. [ paulmck: Apply Marco Elver feedback. ] [ paulmck: Apply kernel test robot feedback. ] [ paulmck: Drop two-byte support per Arnd Bergmann feedback. ] Link: https://lore.kernel.org/all/0733eb10-5e7a-4450-9b8a-527b97c842ff@paulmck-laptop/ Signed-off-by: Paul E. McKenney <paulmck@kernel.org> Acked-by: Marco Elver <elver@google.com> Cc: Andrew Morton <akpm@linux-foundation.org> Cc: Thomas Gleixner <tglx@linutronix.de> Cc: "Peter Zijlstra (Intel)" <peterz@infradead.org> Cc: Douglas Anderson <dianders@chromium.org> Cc: Petr Mladek <pmladek@suse.com> Cc: Arnd Bergmann <arnd@arndb.de> Cc: <linux-arch@vger.kernel.org>
46 lines
1.1 KiB
C
46 lines
1.1 KiB
C
// SPDX-License-Identifier: GPL-2.0+
|
|
/*
|
|
* Emulated 1-byte cmpxchg operation for architectures lacking direct
|
|
* support for this size. This is implemented in terms of 4-byte cmpxchg
|
|
* operations.
|
|
*
|
|
* Copyright (C) 2024 Paul E. McKenney.
|
|
*/
|
|
|
|
#include <linux/types.h>
|
|
#include <linux/export.h>
|
|
#include <linux/instrumented.h>
|
|
#include <linux/atomic.h>
|
|
#include <linux/panic.h>
|
|
#include <linux/bug.h>
|
|
#include <asm-generic/rwonce.h>
|
|
#include <linux/cmpxchg-emu.h>
|
|
|
|
union u8_32 {
|
|
u8 b[4];
|
|
u32 w;
|
|
};
|
|
|
|
/* Emulate one-byte cmpxchg() in terms of 4-byte cmpxchg. */
|
|
uintptr_t cmpxchg_emu_u8(volatile u8 *p, uintptr_t old, uintptr_t new)
|
|
{
|
|
u32 *p32 = (u32 *)(((uintptr_t)p) & ~0x3);
|
|
int i = ((uintptr_t)p) & 0x3;
|
|
union u8_32 old32;
|
|
union u8_32 new32;
|
|
u32 ret;
|
|
|
|
ret = READ_ONCE(*p32);
|
|
do {
|
|
old32.w = ret;
|
|
if (old32.b[i] != old)
|
|
return old32.b[i];
|
|
new32.w = old32.w;
|
|
new32.b[i] = new;
|
|
instrument_atomic_read_write(p, 1);
|
|
ret = data_race(cmpxchg(p32, old32.w, new32.w)); // Overridden above.
|
|
} while (ret != old32.w);
|
|
return old;
|
|
}
|
|
EXPORT_SYMBOL_GPL(cmpxchg_emu_u8);
|