mirror of
https://mirrors.bfsu.edu.cn/git/linux.git
synced 2024-12-23 19:14:30 +08:00
25ad4a4cfe
Split registers definitions belonging allegedly to 4.20 and 5.20 QMP PHYs. They are used for the PCIe QMP PHYs, which have no good open source reference. Signed-off-by: Dmitry Baryshkov <dmitry.baryshkov@linaro.org> Link: https://lore.kernel.org/r/20220705094320.1313312-20-dmitry.baryshkov@linaro.org Signed-off-by: Vinod Koul <vkoul@kernel.org>
18 lines
557 B
C
18 lines
557 B
C
/* SPDX-License-Identifier: GPL-2.0 */
|
|
/*
|
|
* Copyright (c) 2017, The Linux Foundation. All rights reserved.
|
|
*/
|
|
|
|
#ifndef QCOM_PHY_QMP_PCS_PCIE_V5_20_H_
|
|
#define QCOM_PHY_QMP_PCS_PCIE_V5_20_H_
|
|
|
|
/* Only for QMP V5_20 PHY - PCIe PCS registers */
|
|
#define QPHY_V5_20_PCS_PCIE_ENDPOINT_REFCLK_DRIVE 0x01c
|
|
#define QPHY_V5_20_PCS_PCIE_OSC_DTCT_ACTIONS 0x090
|
|
#define QPHY_V5_20_PCS_PCIE_EQ_CONFIG1 0x0a0
|
|
#define QPHY_V5_20_PCS_PCIE_G4_EQ_CONFIG5 0x108
|
|
#define QPHY_V5_20_PCS_PCIE_G4_PRE_GAIN 0x15c
|
|
#define QPHY_V5_20_PCS_PCIE_RX_MARGINING_CONFIG3 0x184
|
|
|
|
#endif
|