mirror of
https://mirrors.bfsu.edu.cn/git/linux.git
synced 2024-12-24 19:45:06 +08:00
612a9aab56
Pull drm merge (part 1) from Dave Airlie: "So first of all my tree and uapi stuff has a conflict mess, its my fault as the nouveau stuff didn't hit -next as were trying to rebase regressions out of it before we merged. Highlights: - SH mobile modesetting driver and associated helpers - some DRM core documentation - i915 modesetting rework, haswell hdmi, haswell and vlv fixes, write combined pte writing, ilk rc6 support, - nouveau: major driver rework into a hw core driver, makes features like SLI a lot saner to implement, - psb: add eDP/DP support for Cedarview - radeon: 2 layer page tables, async VM pte updates, better PLL selection for > 2 screens, better ACPI interactions The rest is general grab bag of fixes. So why part 1? well I have the exynos pull req which came in a bit late but was waiting for me to do something they shouldn't have and it looks fairly safe, and David Howells has some more header cleanups he'd like me to pull, that seem like a good idea, but I'd like to get this merge out of the way so -next dosen't get blocked." Tons of conflicts mostly due to silly include line changes, but mostly mindless. A few other small semantic conflicts too, noted from Dave's pre-merged branch. * 'drm-next' of git://people.freedesktop.org/~airlied/linux: (447 commits) drm/nv98/crypt: fix fuc build with latest envyas drm/nouveau/devinit: fixup various issues with subdev ctor/init ordering drm/nv41/vm: fix and enable use of "real" pciegart drm/nv44/vm: fix and enable use of "real" pciegart drm/nv04/dmaobj: fixup vm target handling in preparation for nv4x pcie drm/nouveau: store supported dma mask in vmmgr drm/nvc0/ibus: initial implementation of subdev drm/nouveau/therm: add support for fan-control modes drm/nouveau/hwmon: rename pwm0* to pmw1* to follow hwmon's rules drm/nouveau/therm: calculate the pwm divisor on nv50+ drm/nouveau/fan: rewrite the fan tachometer driver to get more precision, faster drm/nouveau/therm: move thermal-related functions to the therm subdev drm/nouveau/bios: parse the pwm divisor from the perf table drm/nouveau/therm: use the EXTDEV table to detect i2c monitoring devices drm/nouveau/therm: rework thermal table parsing drm/nouveau/gpio: expose the PWM/TOGGLE parameter found in the gpio vbios table drm/nouveau: fix pm initialization order drm/nouveau/bios: check that fixed tvdac gpio data is valid before using it drm/nouveau: log channel debug/error messages from client object rather than drm client drm/nouveau: have drm debugging macros build on top of core macros ...
451 lines
12 KiB
C
451 lines
12 KiB
C
/*
|
|
* Copyright 2009 Red Hat Inc.
|
|
*
|
|
* Permission is hereby granted, free of charge, to any person obtaining a
|
|
* copy of this software and associated documentation files (the "Software"),
|
|
* to deal in the Software without restriction, including without limitation
|
|
* the rights to use, copy, modify, merge, publish, distribute, sublicense,
|
|
* and/or sell copies of the Software, and to permit persons to whom the
|
|
* Software is furnished to do so, subject to the following conditions:
|
|
*
|
|
* The above copyright notice and this permission notice shall be included in
|
|
* all copies or substantial portions of the Software.
|
|
*
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
|
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
|
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
|
* THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
|
|
* OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
|
|
* ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
|
|
* OTHER DEALINGS IN THE SOFTWARE.
|
|
*
|
|
* Authors: Ben Skeggs
|
|
*/
|
|
|
|
#include <drm/drmP.h>
|
|
#include <drm/drm_dp_helper.h>
|
|
|
|
#include "nouveau_drm.h"
|
|
#include "nouveau_connector.h"
|
|
#include "nouveau_encoder.h"
|
|
#include "nouveau_crtc.h"
|
|
|
|
#include <subdev/gpio.h>
|
|
#include <subdev/i2c.h>
|
|
|
|
u8 *
|
|
nouveau_dp_bios_data(struct drm_device *dev, struct dcb_output *dcb, u8 **entry)
|
|
{
|
|
struct nouveau_drm *drm = nouveau_drm(dev);
|
|
struct bit_entry d;
|
|
u8 *table;
|
|
int i;
|
|
|
|
if (bit_table(dev, 'd', &d)) {
|
|
NV_ERROR(drm, "BIT 'd' table not found\n");
|
|
return NULL;
|
|
}
|
|
|
|
if (d.version != 1) {
|
|
NV_ERROR(drm, "BIT 'd' table version %d unknown\n", d.version);
|
|
return NULL;
|
|
}
|
|
|
|
table = ROMPTR(dev, d.data[0]);
|
|
if (!table) {
|
|
NV_ERROR(drm, "displayport table pointer invalid\n");
|
|
return NULL;
|
|
}
|
|
|
|
switch (table[0]) {
|
|
case 0x20:
|
|
case 0x21:
|
|
case 0x30:
|
|
case 0x40:
|
|
break;
|
|
default:
|
|
NV_ERROR(drm, "displayport table 0x%02x unknown\n", table[0]);
|
|
return NULL;
|
|
}
|
|
|
|
for (i = 0; i < table[3]; i++) {
|
|
*entry = ROMPTR(dev, table[table[1] + (i * table[2])]);
|
|
if (*entry && bios_encoder_match(dcb, ROM32((*entry)[0])))
|
|
return table;
|
|
}
|
|
|
|
NV_ERROR(drm, "displayport encoder table not found\n");
|
|
return NULL;
|
|
}
|
|
|
|
/******************************************************************************
|
|
* link training
|
|
*****************************************************************************/
|
|
struct dp_state {
|
|
struct nouveau_i2c_port *auxch;
|
|
struct dp_train_func *func;
|
|
struct dcb_output *dcb;
|
|
int crtc;
|
|
u8 *dpcd;
|
|
int link_nr;
|
|
u32 link_bw;
|
|
u8 stat[6];
|
|
u8 conf[4];
|
|
};
|
|
|
|
static void
|
|
dp_set_link_config(struct drm_device *dev, struct dp_state *dp)
|
|
{
|
|
struct nouveau_drm *drm = nouveau_drm(dev);
|
|
u8 sink[2];
|
|
|
|
NV_DEBUG(drm, "%d lanes at %d KB/s\n", dp->link_nr, dp->link_bw);
|
|
|
|
/* set desired link configuration on the source */
|
|
dp->func->link_set(dev, dp->dcb, dp->crtc, dp->link_nr, dp->link_bw,
|
|
dp->dpcd[2] & DP_ENHANCED_FRAME_CAP);
|
|
|
|
/* inform the sink of the new configuration */
|
|
sink[0] = dp->link_bw / 27000;
|
|
sink[1] = dp->link_nr;
|
|
if (dp->dpcd[2] & DP_ENHANCED_FRAME_CAP)
|
|
sink[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
|
|
|
|
nv_wraux(dp->auxch, DP_LINK_BW_SET, sink, 2);
|
|
}
|
|
|
|
static void
|
|
dp_set_training_pattern(struct drm_device *dev, struct dp_state *dp, u8 pattern)
|
|
{
|
|
struct nouveau_drm *drm = nouveau_drm(dev);
|
|
u8 sink_tp;
|
|
|
|
NV_DEBUG(drm, "training pattern %d\n", pattern);
|
|
|
|
dp->func->train_set(dev, dp->dcb, pattern);
|
|
|
|
nv_rdaux(dp->auxch, DP_TRAINING_PATTERN_SET, &sink_tp, 1);
|
|
sink_tp &= ~DP_TRAINING_PATTERN_MASK;
|
|
sink_tp |= pattern;
|
|
nv_wraux(dp->auxch, DP_TRAINING_PATTERN_SET, &sink_tp, 1);
|
|
}
|
|
|
|
static int
|
|
dp_link_train_commit(struct drm_device *dev, struct dp_state *dp)
|
|
{
|
|
struct nouveau_drm *drm = nouveau_drm(dev);
|
|
int i;
|
|
|
|
for (i = 0; i < dp->link_nr; i++) {
|
|
u8 lane = (dp->stat[4 + (i >> 1)] >> ((i & 1) * 4)) & 0xf;
|
|
u8 lpre = (lane & 0x0c) >> 2;
|
|
u8 lvsw = (lane & 0x03) >> 0;
|
|
|
|
dp->conf[i] = (lpre << 3) | lvsw;
|
|
if (lvsw == DP_TRAIN_VOLTAGE_SWING_1200)
|
|
dp->conf[i] |= DP_TRAIN_MAX_SWING_REACHED;
|
|
if ((lpre << 3) == DP_TRAIN_PRE_EMPHASIS_9_5)
|
|
dp->conf[i] |= DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
|
|
|
|
NV_DEBUG(drm, "config lane %d %02x\n", i, dp->conf[i]);
|
|
dp->func->train_adj(dev, dp->dcb, i, lvsw, lpre);
|
|
}
|
|
|
|
return nv_wraux(dp->auxch, DP_TRAINING_LANE0_SET, dp->conf, 4);
|
|
}
|
|
|
|
static int
|
|
dp_link_train_update(struct drm_device *dev, struct dp_state *dp, u32 delay)
|
|
{
|
|
struct nouveau_drm *drm = nouveau_drm(dev);
|
|
int ret;
|
|
|
|
udelay(delay);
|
|
|
|
ret = nv_rdaux(dp->auxch, DP_LANE0_1_STATUS, dp->stat, 6);
|
|
if (ret)
|
|
return ret;
|
|
|
|
NV_DEBUG(drm, "status %*ph\n", 6, dp->stat);
|
|
return 0;
|
|
}
|
|
|
|
static int
|
|
dp_link_train_cr(struct drm_device *dev, struct dp_state *dp)
|
|
{
|
|
bool cr_done = false, abort = false;
|
|
int voltage = dp->conf[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
|
|
int tries = 0, i;
|
|
|
|
dp_set_training_pattern(dev, dp, DP_TRAINING_PATTERN_1);
|
|
|
|
do {
|
|
if (dp_link_train_commit(dev, dp) ||
|
|
dp_link_train_update(dev, dp, 100))
|
|
break;
|
|
|
|
cr_done = true;
|
|
for (i = 0; i < dp->link_nr; i++) {
|
|
u8 lane = (dp->stat[i >> 1] >> ((i & 1) * 4)) & 0xf;
|
|
if (!(lane & DP_LANE_CR_DONE)) {
|
|
cr_done = false;
|
|
if (dp->conf[i] & DP_TRAIN_MAX_SWING_REACHED)
|
|
abort = true;
|
|
break;
|
|
}
|
|
}
|
|
|
|
if ((dp->conf[0] & DP_TRAIN_VOLTAGE_SWING_MASK) != voltage) {
|
|
voltage = dp->conf[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
|
|
tries = 0;
|
|
}
|
|
} while (!cr_done && !abort && ++tries < 5);
|
|
|
|
return cr_done ? 0 : -1;
|
|
}
|
|
|
|
static int
|
|
dp_link_train_eq(struct drm_device *dev, struct dp_state *dp)
|
|
{
|
|
bool eq_done, cr_done = true;
|
|
int tries = 0, i;
|
|
|
|
dp_set_training_pattern(dev, dp, DP_TRAINING_PATTERN_2);
|
|
|
|
do {
|
|
if (dp_link_train_update(dev, dp, 400))
|
|
break;
|
|
|
|
eq_done = !!(dp->stat[2] & DP_INTERLANE_ALIGN_DONE);
|
|
for (i = 0; i < dp->link_nr && eq_done; i++) {
|
|
u8 lane = (dp->stat[i >> 1] >> ((i & 1) * 4)) & 0xf;
|
|
if (!(lane & DP_LANE_CR_DONE))
|
|
cr_done = false;
|
|
if (!(lane & DP_LANE_CHANNEL_EQ_DONE) ||
|
|
!(lane & DP_LANE_SYMBOL_LOCKED))
|
|
eq_done = false;
|
|
}
|
|
|
|
if (dp_link_train_commit(dev, dp))
|
|
break;
|
|
} while (!eq_done && cr_done && ++tries <= 5);
|
|
|
|
return eq_done ? 0 : -1;
|
|
}
|
|
|
|
static void
|
|
dp_set_downspread(struct drm_device *dev, struct dp_state *dp, bool enable)
|
|
{
|
|
u16 script = 0x0000;
|
|
u8 *entry, *table = nouveau_dp_bios_data(dev, dp->dcb, &entry);
|
|
if (table) {
|
|
if (table[0] >= 0x20 && table[0] <= 0x30) {
|
|
if (enable) script = ROM16(entry[12]);
|
|
else script = ROM16(entry[14]);
|
|
} else
|
|
if (table[0] == 0x40) {
|
|
if (enable) script = ROM16(entry[11]);
|
|
else script = ROM16(entry[13]);
|
|
}
|
|
}
|
|
|
|
nouveau_bios_run_init_table(dev, script, dp->dcb, dp->crtc);
|
|
}
|
|
|
|
static void
|
|
dp_link_train_init(struct drm_device *dev, struct dp_state *dp)
|
|
{
|
|
u16 script = 0x0000;
|
|
u8 *entry, *table = nouveau_dp_bios_data(dev, dp->dcb, &entry);
|
|
if (table) {
|
|
if (table[0] >= 0x20 && table[0] <= 0x30)
|
|
script = ROM16(entry[6]);
|
|
else
|
|
if (table[0] == 0x40)
|
|
script = ROM16(entry[5]);
|
|
}
|
|
|
|
nouveau_bios_run_init_table(dev, script, dp->dcb, dp->crtc);
|
|
}
|
|
|
|
static void
|
|
dp_link_train_fini(struct drm_device *dev, struct dp_state *dp)
|
|
{
|
|
u16 script = 0x0000;
|
|
u8 *entry, *table = nouveau_dp_bios_data(dev, dp->dcb, &entry);
|
|
if (table) {
|
|
if (table[0] >= 0x20 && table[0] <= 0x30)
|
|
script = ROM16(entry[8]);
|
|
else
|
|
if (table[0] == 0x40)
|
|
script = ROM16(entry[7]);
|
|
}
|
|
|
|
nouveau_bios_run_init_table(dev, script, dp->dcb, dp->crtc);
|
|
}
|
|
|
|
static bool
|
|
nouveau_dp_link_train(struct drm_encoder *encoder, u32 datarate,
|
|
struct dp_train_func *func)
|
|
{
|
|
struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
|
|
struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
|
|
struct nouveau_connector *nv_connector =
|
|
nouveau_encoder_connector_get(nv_encoder);
|
|
struct drm_device *dev = encoder->dev;
|
|
struct nouveau_drm *drm = nouveau_drm(dev);
|
|
struct nouveau_i2c *i2c = nouveau_i2c(drm->device);
|
|
struct nouveau_gpio *gpio = nouveau_gpio(drm->device);
|
|
const u32 bw_list[] = { 270000, 162000, 0 };
|
|
const u32 *link_bw = bw_list;
|
|
struct dp_state dp;
|
|
|
|
dp.auxch = i2c->find(i2c, nv_encoder->dcb->i2c_index);
|
|
if (!dp.auxch)
|
|
return false;
|
|
|
|
dp.func = func;
|
|
dp.dcb = nv_encoder->dcb;
|
|
dp.crtc = nv_crtc->index;
|
|
dp.dpcd = nv_encoder->dp.dpcd;
|
|
|
|
/* adjust required bandwidth for 8B/10B coding overhead */
|
|
datarate = (datarate / 8) * 10;
|
|
|
|
/* some sinks toggle hotplug in response to some of the actions
|
|
* we take during link training (DP_SET_POWER is one), we need
|
|
* to ignore them for the moment to avoid races.
|
|
*/
|
|
gpio->irq(gpio, 0, nv_connector->hpd, 0xff, false);
|
|
|
|
/* enable down-spreading, if possible */
|
|
dp_set_downspread(dev, &dp, nv_encoder->dp.dpcd[3] & 1);
|
|
|
|
/* execute pre-train script from vbios */
|
|
dp_link_train_init(dev, &dp);
|
|
|
|
/* start off at highest link rate supported by encoder and display */
|
|
while (*link_bw > nv_encoder->dp.link_bw)
|
|
link_bw++;
|
|
|
|
while (link_bw[0]) {
|
|
/* find minimum required lane count at this link rate */
|
|
dp.link_nr = nv_encoder->dp.link_nr;
|
|
while ((dp.link_nr >> 1) * link_bw[0] > datarate)
|
|
dp.link_nr >>= 1;
|
|
|
|
/* drop link rate to minimum with this lane count */
|
|
while ((link_bw[1] * dp.link_nr) > datarate)
|
|
link_bw++;
|
|
dp.link_bw = link_bw[0];
|
|
|
|
/* program selected link configuration */
|
|
dp_set_link_config(dev, &dp);
|
|
|
|
/* attempt to train the link at this configuration */
|
|
memset(dp.stat, 0x00, sizeof(dp.stat));
|
|
if (!dp_link_train_cr(dev, &dp) &&
|
|
!dp_link_train_eq(dev, &dp))
|
|
break;
|
|
|
|
/* retry at lower rate */
|
|
link_bw++;
|
|
}
|
|
|
|
/* finish link training */
|
|
dp_set_training_pattern(dev, &dp, DP_TRAINING_PATTERN_DISABLE);
|
|
|
|
/* execute post-train script from vbios */
|
|
dp_link_train_fini(dev, &dp);
|
|
|
|
/* re-enable hotplug detect */
|
|
gpio->irq(gpio, 0, nv_connector->hpd, 0xff, true);
|
|
return true;
|
|
}
|
|
|
|
void
|
|
nouveau_dp_dpms(struct drm_encoder *encoder, int mode, u32 datarate,
|
|
struct dp_train_func *func)
|
|
{
|
|
struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
|
|
struct nouveau_drm *drm = nouveau_drm(encoder->dev);
|
|
struct nouveau_i2c *i2c = nouveau_i2c(drm->device);
|
|
struct nouveau_i2c_port *auxch;
|
|
u8 status;
|
|
|
|
auxch = i2c->find(i2c, nv_encoder->dcb->i2c_index);
|
|
if (!auxch)
|
|
return;
|
|
|
|
if (mode == DRM_MODE_DPMS_ON)
|
|
status = DP_SET_POWER_D0;
|
|
else
|
|
status = DP_SET_POWER_D3;
|
|
|
|
nv_wraux(auxch, DP_SET_POWER, &status, 1);
|
|
|
|
if (mode == DRM_MODE_DPMS_ON)
|
|
nouveau_dp_link_train(encoder, datarate, func);
|
|
}
|
|
|
|
static void
|
|
nouveau_dp_probe_oui(struct drm_device *dev, struct nouveau_i2c_port *auxch,
|
|
u8 *dpcd)
|
|
{
|
|
struct nouveau_drm *drm = nouveau_drm(dev);
|
|
u8 buf[3];
|
|
|
|
if (!(dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
|
|
return;
|
|
|
|
if (!nv_rdaux(auxch, DP_SINK_OUI, buf, 3))
|
|
NV_DEBUG(drm, "Sink OUI: %02hx%02hx%02hx\n",
|
|
buf[0], buf[1], buf[2]);
|
|
|
|
if (!nv_rdaux(auxch, DP_BRANCH_OUI, buf, 3))
|
|
NV_DEBUG(drm, "Branch OUI: %02hx%02hx%02hx\n",
|
|
buf[0], buf[1], buf[2]);
|
|
|
|
}
|
|
|
|
bool
|
|
nouveau_dp_detect(struct drm_encoder *encoder)
|
|
{
|
|
struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
|
|
struct drm_device *dev = encoder->dev;
|
|
struct nouveau_drm *drm = nouveau_drm(dev);
|
|
struct nouveau_i2c *i2c = nouveau_i2c(drm->device);
|
|
struct nouveau_i2c_port *auxch;
|
|
u8 *dpcd = nv_encoder->dp.dpcd;
|
|
int ret;
|
|
|
|
auxch = i2c->find(i2c, nv_encoder->dcb->i2c_index);
|
|
if (!auxch)
|
|
return false;
|
|
|
|
ret = nv_rdaux(auxch, DP_DPCD_REV, dpcd, 8);
|
|
if (ret)
|
|
return false;
|
|
|
|
nv_encoder->dp.link_bw = 27000 * dpcd[1];
|
|
nv_encoder->dp.link_nr = dpcd[2] & DP_MAX_LANE_COUNT_MASK;
|
|
|
|
NV_DEBUG(drm, "display: %dx%d dpcd 0x%02x\n",
|
|
nv_encoder->dp.link_nr, nv_encoder->dp.link_bw, dpcd[0]);
|
|
NV_DEBUG(drm, "encoder: %dx%d\n",
|
|
nv_encoder->dcb->dpconf.link_nr,
|
|
nv_encoder->dcb->dpconf.link_bw);
|
|
|
|
if (nv_encoder->dcb->dpconf.link_nr < nv_encoder->dp.link_nr)
|
|
nv_encoder->dp.link_nr = nv_encoder->dcb->dpconf.link_nr;
|
|
if (nv_encoder->dcb->dpconf.link_bw < nv_encoder->dp.link_bw)
|
|
nv_encoder->dp.link_bw = nv_encoder->dcb->dpconf.link_bw;
|
|
|
|
NV_DEBUG(drm, "maximum: %dx%d\n",
|
|
nv_encoder->dp.link_nr, nv_encoder->dp.link_bw);
|
|
|
|
nouveau_dp_probe_oui(dev, auxch, dpcd);
|
|
|
|
return true;
|
|
}
|