mirror of
https://mirrors.bfsu.edu.cn/git/linux.git
synced 2024-12-13 22:14:20 +08:00
drm/tegra: Fixes for v3.20-rc1
This fixes a bit of fallout that was caused by the atomic modesetting driver conversion and some last-minute changes in the DRM atomic core. It also fixes a bug exposed by recent changes in the clock framework which results in non-working HDMI. -----BEGIN PGP SIGNATURE----- Version: GnuPG v2 iQIcBAABAgAGBQJU5eTAAAoJEN0jrNd/PrOhyx0P/0oLSRfqddmgqtWYLG5Xprc5 xwI6N3Elil9dMdl+QnVkh0Bd2dN3QiSobpJlLLu0C4eQwSKNGPKrMITdoz2kxdLm V2hswNN9iVf/g8ZvR/VoLBYaWSZER9OVgSKx6kqih4X1hJNyGpBlux3MPxWQ2MTC s3fIq8gdSgxcNwno4R1nfx0SOPxVRPW72qfPsY2hZQFE/6jcZ5k6V6BPqcu69mKz af8SKrEIXN57Lxq54+qlzVrFxKCzQmj9lLeX3yty9Hj+SBqm0ybQNbnCrJE2Kcsi xkYhA0JxUerw30sb5HJkvJqmWltxoaf0ZDaQOPd01ZTxIOGpsObN2o3h0lBaVt6G lSXXKdLF9AFtYHzVJq6L7KkpsOK40fM0tks+K/4lhPRIZmwG7A46hRZbVnJfiCUv PEYdwzXvNrz6jEACw4Cu986556n3FCeR6Qb/4T3gyCNh9VbICxcOTaDwTalGhw44 eLFEvY1KqmAbQtrf6soRlVcMySZ5QEJAZtRxNsYcjhHCSQOmcx6YIRiOJ2aA+BFe WjHily2N4g7afetc8TWDkFvf8niLVBiyXisEtX90Ef13LRbHVXAY2b4oKiJN6ljX kSb1uAG1BbLChETluAAj4CN6QQigzbMYjkW5Zrv9xN/Aj9w52YQK2bW9ydNH3ULW UofsqSV4zUdXxcY2NSCQ =PQiO -----END PGP SIGNATURE----- Merge tag 'drm/tegra/for-3.20-rc1-fixes' of git://anongit.freedesktop.org/tegra/linux into drm-fixes drm/tegra: Fixes for v3.20-rc1 This fixes a bit of fallout that was caused by the atomic modesetting driver conversion and some last-minute changes in the DRM atomic core. It also fixes a bug exposed by recent changes in the clock framework which results in non-working HDMI. * tag 'drm/tegra/for-3.20-rc1-fixes' of git://anongit.freedesktop.org/tegra/linux: drm/tegra: dc: Move more code into ->init() drm/tegra: dc: Wire up CRTC parent of atomic state drm/tegra: dc: Reset state's active_changed field drm/tegra: hdmi: Explicitly set clock rate
This commit is contained in:
commit
8ee351625e
@ -997,8 +997,10 @@ static void tegra_crtc_reset(struct drm_crtc *crtc)
|
|||||||
crtc->state = NULL;
|
crtc->state = NULL;
|
||||||
|
|
||||||
state = kzalloc(sizeof(*state), GFP_KERNEL);
|
state = kzalloc(sizeof(*state), GFP_KERNEL);
|
||||||
if (state)
|
if (state) {
|
||||||
crtc->state = &state->base;
|
crtc->state = &state->base;
|
||||||
|
crtc->state->crtc = crtc;
|
||||||
|
}
|
||||||
}
|
}
|
||||||
|
|
||||||
static struct drm_crtc_state *
|
static struct drm_crtc_state *
|
||||||
@ -1012,6 +1014,7 @@ tegra_crtc_atomic_duplicate_state(struct drm_crtc *crtc)
|
|||||||
return NULL;
|
return NULL;
|
||||||
|
|
||||||
copy->base.mode_changed = false;
|
copy->base.mode_changed = false;
|
||||||
|
copy->base.active_changed = false;
|
||||||
copy->base.planes_changed = false;
|
copy->base.planes_changed = false;
|
||||||
copy->base.event = NULL;
|
copy->base.event = NULL;
|
||||||
|
|
||||||
@ -1227,9 +1230,6 @@ static void tegra_crtc_mode_set_nofb(struct drm_crtc *crtc)
|
|||||||
/* program display mode */
|
/* program display mode */
|
||||||
tegra_dc_set_timings(dc, mode);
|
tegra_dc_set_timings(dc, mode);
|
||||||
|
|
||||||
if (dc->soc->supports_border_color)
|
|
||||||
tegra_dc_writel(dc, 0, DC_DISP_BORDER_COLOR);
|
|
||||||
|
|
||||||
/* interlacing isn't supported yet, so disable it */
|
/* interlacing isn't supported yet, so disable it */
|
||||||
if (dc->soc->supports_interlacing) {
|
if (dc->soc->supports_interlacing) {
|
||||||
value = tegra_dc_readl(dc, DC_DISP_INTERLACE_CONTROL);
|
value = tegra_dc_readl(dc, DC_DISP_INTERLACE_CONTROL);
|
||||||
@ -1252,42 +1252,7 @@ static void tegra_crtc_mode_set_nofb(struct drm_crtc *crtc)
|
|||||||
|
|
||||||
static void tegra_crtc_prepare(struct drm_crtc *crtc)
|
static void tegra_crtc_prepare(struct drm_crtc *crtc)
|
||||||
{
|
{
|
||||||
struct tegra_dc *dc = to_tegra_dc(crtc);
|
|
||||||
unsigned int syncpt;
|
|
||||||
unsigned long value;
|
|
||||||
|
|
||||||
drm_crtc_vblank_off(crtc);
|
drm_crtc_vblank_off(crtc);
|
||||||
|
|
||||||
if (dc->pipe)
|
|
||||||
syncpt = SYNCPT_VBLANK1;
|
|
||||||
else
|
|
||||||
syncpt = SYNCPT_VBLANK0;
|
|
||||||
|
|
||||||
/* initialize display controller */
|
|
||||||
tegra_dc_writel(dc, 0x00000100, DC_CMD_GENERAL_INCR_SYNCPT_CNTRL);
|
|
||||||
tegra_dc_writel(dc, 0x100 | syncpt, DC_CMD_CONT_SYNCPT_VSYNC);
|
|
||||||
|
|
||||||
value = WIN_A_UF_INT | WIN_B_UF_INT | WIN_C_UF_INT | WIN_A_OF_INT;
|
|
||||||
tegra_dc_writel(dc, value, DC_CMD_INT_TYPE);
|
|
||||||
|
|
||||||
value = WIN_A_UF_INT | WIN_B_UF_INT | WIN_C_UF_INT |
|
|
||||||
WIN_A_OF_INT | WIN_B_OF_INT | WIN_C_OF_INT;
|
|
||||||
tegra_dc_writel(dc, value, DC_CMD_INT_POLARITY);
|
|
||||||
|
|
||||||
/* initialize timer */
|
|
||||||
value = CURSOR_THRESHOLD(0) | WINDOW_A_THRESHOLD(0x20) |
|
|
||||||
WINDOW_B_THRESHOLD(0x20) | WINDOW_C_THRESHOLD(0x20);
|
|
||||||
tegra_dc_writel(dc, value, DC_DISP_DISP_MEM_HIGH_PRIORITY);
|
|
||||||
|
|
||||||
value = CURSOR_THRESHOLD(0) | WINDOW_A_THRESHOLD(1) |
|
|
||||||
WINDOW_B_THRESHOLD(1) | WINDOW_C_THRESHOLD(1);
|
|
||||||
tegra_dc_writel(dc, value, DC_DISP_DISP_MEM_HIGH_PRIORITY_TIMER);
|
|
||||||
|
|
||||||
value = VBLANK_INT | WIN_A_UF_INT | WIN_B_UF_INT | WIN_C_UF_INT;
|
|
||||||
tegra_dc_writel(dc, value, DC_CMD_INT_ENABLE);
|
|
||||||
|
|
||||||
value = WIN_A_UF_INT | WIN_B_UF_INT | WIN_C_UF_INT;
|
|
||||||
tegra_dc_writel(dc, value, DC_CMD_INT_MASK);
|
|
||||||
}
|
}
|
||||||
|
|
||||||
static void tegra_crtc_commit(struct drm_crtc *crtc)
|
static void tegra_crtc_commit(struct drm_crtc *crtc)
|
||||||
@ -1664,6 +1629,8 @@ static int tegra_dc_init(struct host1x_client *client)
|
|||||||
struct tegra_drm *tegra = drm->dev_private;
|
struct tegra_drm *tegra = drm->dev_private;
|
||||||
struct drm_plane *primary = NULL;
|
struct drm_plane *primary = NULL;
|
||||||
struct drm_plane *cursor = NULL;
|
struct drm_plane *cursor = NULL;
|
||||||
|
unsigned int syncpt;
|
||||||
|
u32 value;
|
||||||
int err;
|
int err;
|
||||||
|
|
||||||
if (tegra->domain) {
|
if (tegra->domain) {
|
||||||
@ -1730,6 +1697,40 @@ static int tegra_dc_init(struct host1x_client *client)
|
|||||||
goto cleanup;
|
goto cleanup;
|
||||||
}
|
}
|
||||||
|
|
||||||
|
/* initialize display controller */
|
||||||
|
if (dc->pipe)
|
||||||
|
syncpt = SYNCPT_VBLANK1;
|
||||||
|
else
|
||||||
|
syncpt = SYNCPT_VBLANK0;
|
||||||
|
|
||||||
|
tegra_dc_writel(dc, 0x00000100, DC_CMD_GENERAL_INCR_SYNCPT_CNTRL);
|
||||||
|
tegra_dc_writel(dc, 0x100 | syncpt, DC_CMD_CONT_SYNCPT_VSYNC);
|
||||||
|
|
||||||
|
value = WIN_A_UF_INT | WIN_B_UF_INT | WIN_C_UF_INT | WIN_A_OF_INT;
|
||||||
|
tegra_dc_writel(dc, value, DC_CMD_INT_TYPE);
|
||||||
|
|
||||||
|
value = WIN_A_UF_INT | WIN_B_UF_INT | WIN_C_UF_INT |
|
||||||
|
WIN_A_OF_INT | WIN_B_OF_INT | WIN_C_OF_INT;
|
||||||
|
tegra_dc_writel(dc, value, DC_CMD_INT_POLARITY);
|
||||||
|
|
||||||
|
/* initialize timer */
|
||||||
|
value = CURSOR_THRESHOLD(0) | WINDOW_A_THRESHOLD(0x20) |
|
||||||
|
WINDOW_B_THRESHOLD(0x20) | WINDOW_C_THRESHOLD(0x20);
|
||||||
|
tegra_dc_writel(dc, value, DC_DISP_DISP_MEM_HIGH_PRIORITY);
|
||||||
|
|
||||||
|
value = CURSOR_THRESHOLD(0) | WINDOW_A_THRESHOLD(1) |
|
||||||
|
WINDOW_B_THRESHOLD(1) | WINDOW_C_THRESHOLD(1);
|
||||||
|
tegra_dc_writel(dc, value, DC_DISP_DISP_MEM_HIGH_PRIORITY_TIMER);
|
||||||
|
|
||||||
|
value = VBLANK_INT | WIN_A_UF_INT | WIN_B_UF_INT | WIN_C_UF_INT;
|
||||||
|
tegra_dc_writel(dc, value, DC_CMD_INT_ENABLE);
|
||||||
|
|
||||||
|
value = WIN_A_UF_INT | WIN_B_UF_INT | WIN_C_UF_INT;
|
||||||
|
tegra_dc_writel(dc, value, DC_CMD_INT_MASK);
|
||||||
|
|
||||||
|
if (dc->soc->supports_border_color)
|
||||||
|
tegra_dc_writel(dc, 0, DC_DISP_BORDER_COLOR);
|
||||||
|
|
||||||
return 0;
|
return 0;
|
||||||
|
|
||||||
cleanup:
|
cleanup:
|
||||||
|
@ -851,6 +851,14 @@ static void tegra_hdmi_encoder_mode_set(struct drm_encoder *encoder,
|
|||||||
h_back_porch = mode->htotal - mode->hsync_end;
|
h_back_porch = mode->htotal - mode->hsync_end;
|
||||||
h_front_porch = mode->hsync_start - mode->hdisplay;
|
h_front_porch = mode->hsync_start - mode->hdisplay;
|
||||||
|
|
||||||
|
err = clk_set_rate(hdmi->clk, pclk);
|
||||||
|
if (err < 0) {
|
||||||
|
dev_err(hdmi->dev, "failed to set HDMI clock frequency: %d\n",
|
||||||
|
err);
|
||||||
|
}
|
||||||
|
|
||||||
|
DRM_DEBUG_KMS("HDMI clock rate: %lu Hz\n", clk_get_rate(hdmi->clk));
|
||||||
|
|
||||||
/* power up sequence */
|
/* power up sequence */
|
||||||
value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_SOR_PLL0);
|
value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_SOR_PLL0);
|
||||||
value &= ~SOR_PLL_PDBG;
|
value &= ~SOR_PLL_PDBG;
|
||||||
|
Loading…
Reference in New Issue
Block a user