mirror of
https://mirrors.bfsu.edu.cn/git/linux.git
synced 2024-11-16 00:34:20 +08:00
x86: Move PCI IO ECS code to x86/pci
"Form follows function". Code is now where it belongs to. Signed-off-by: Robert Richter <robert.richter@amd.com> Signed-off-by: Ingo Molnar <mingo@elte.hu>
This commit is contained in:
parent
24bfdca7b7
commit
3a27dd1ce5
@ -266,9 +266,6 @@ static void __cpuinit init_amd(struct cpuinfo_x86 *c)
|
||||
|
||||
if (cpu_has_xmm2)
|
||||
set_cpu_cap(c, X86_FEATURE_MFENCE_RDTSC);
|
||||
|
||||
if (c->x86 == 0x10)
|
||||
amd_enable_pci_ext_cfg(c);
|
||||
}
|
||||
|
||||
static unsigned int __cpuinit amd_size_cache(struct cpuinfo_x86 *c, unsigned int size)
|
||||
|
@ -6,7 +6,6 @@
|
||||
#include <asm/cacheflush.h>
|
||||
|
||||
#include <mach_apic.h>
|
||||
#include "cpu.h"
|
||||
|
||||
extern int __cpuinit get_model_name(struct cpuinfo_x86 *c);
|
||||
extern void __cpuinit display_cacheinfo(struct cpuinfo_x86 *c);
|
||||
@ -187,9 +186,6 @@ void __cpuinit init_amd(struct cpuinfo_x86 *c)
|
||||
if (c->x86 == 0x10)
|
||||
fam10h_check_enable_mmcfg();
|
||||
|
||||
if (c->x86 == 0x10)
|
||||
amd_enable_pci_ext_cfg(c);
|
||||
|
||||
if (c == &boot_cpu_data && c->x86 >= 0xf && c->x86 <= 0x11) {
|
||||
unsigned long long tseg;
|
||||
|
||||
|
@ -39,5 +39,3 @@ extern int get_model_name(struct cpuinfo_x86 *c);
|
||||
extern void display_cacheinfo(struct cpuinfo_x86 *c);
|
||||
|
||||
#endif /* CONFIG_X86_32 */
|
||||
|
||||
extern void __cpuinit amd_enable_pci_ext_cfg(struct cpuinfo_x86 *c);
|
||||
|
@ -137,16 +137,3 @@ void __init setup_per_cpu_areas(void)
|
||||
}
|
||||
|
||||
#endif
|
||||
#define ENABLE_CF8_EXT_CFG (1ULL << 46)
|
||||
|
||||
void __cpuinit amd_enable_pci_ext_cfg(struct cpuinfo_x86 *c)
|
||||
{
|
||||
u64 reg;
|
||||
rdmsrl(MSR_AMD64_NB_CFG, reg);
|
||||
if (!(reg & ENABLE_CF8_EXT_CFG)) {
|
||||
reg |= ENABLE_CF8_EXT_CFG;
|
||||
wrmsrl(MSR_AMD64_NB_CFG, reg);
|
||||
}
|
||||
set_cpu_cap(c, X86_FEATURE_PCI_EXT_CFG);
|
||||
}
|
||||
|
||||
|
@ -22,3 +22,4 @@ pci-$(CONFIG_X86_NUMAQ) := numa.o irq.o
|
||||
pci-$(CONFIG_NUMA) += mp_bus_to_node.o
|
||||
|
||||
obj-y += $(pci-y) common.o early.o
|
||||
obj-y += amd_bus.o
|
||||
|
@ -1,5 +1,9 @@
|
||||
#include <linux/init.h>
|
||||
#include <linux/pci.h>
|
||||
#include "pci.h"
|
||||
|
||||
#ifdef CONFIG_X86_64
|
||||
|
||||
#include <asm/pci-direct.h>
|
||||
#include <asm/mpspec.h>
|
||||
#include <linux/cpumask.h>
|
||||
@ -526,3 +530,31 @@ static int __init early_fill_mp_bus_info(void)
|
||||
}
|
||||
|
||||
postcore_initcall(early_fill_mp_bus_info);
|
||||
|
||||
#endif
|
||||
|
||||
/* common 32/64 bit code */
|
||||
|
||||
#define ENABLE_CF8_EXT_CFG (1ULL << 46)
|
||||
|
||||
static void enable_pci_io_ecs_per_cpu(void *unused)
|
||||
{
|
||||
u64 reg;
|
||||
rdmsrl(MSR_AMD64_NB_CFG, reg);
|
||||
if (!(reg & ENABLE_CF8_EXT_CFG)) {
|
||||
reg |= ENABLE_CF8_EXT_CFG;
|
||||
wrmsrl(MSR_AMD64_NB_CFG, reg);
|
||||
}
|
||||
}
|
||||
|
||||
static int __init enable_pci_io_ecs(void)
|
||||
{
|
||||
/* assume all cpus from fam10h have IO ECS */
|
||||
if (boot_cpu_data.x86 < 0x10)
|
||||
return 0;
|
||||
on_each_cpu(enable_pci_io_ecs_per_cpu, NULL, 1, 1);
|
||||
pci_probe |= PCI_HAS_IO_ECS;
|
||||
return 0;
|
||||
}
|
||||
|
||||
postcore_initcall(enable_pci_io_ecs);
|
||||
|
@ -265,14 +265,16 @@ void __init pci_direct_init(int type)
|
||||
type);
|
||||
if (type == 1) {
|
||||
raw_pci_ops = &pci_direct_conf1;
|
||||
if (!raw_pci_ext_ops && cpu_has_pci_ext_cfg) {
|
||||
printk(KERN_INFO "PCI: Using configuration type 1 "
|
||||
"for extended access\n");
|
||||
raw_pci_ext_ops = &pci_direct_conf1;
|
||||
}
|
||||
} else {
|
||||
raw_pci_ops = &pci_direct_conf2;
|
||||
if (raw_pci_ext_ops)
|
||||
return;
|
||||
if (!(pci_probe & PCI_HAS_IO_ECS))
|
||||
return;
|
||||
printk(KERN_INFO "PCI: Using configuration type 1 "
|
||||
"for extended access\n");
|
||||
raw_pci_ext_ops = &pci_direct_conf1;
|
||||
return;
|
||||
}
|
||||
raw_pci_ops = &pci_direct_conf2;
|
||||
}
|
||||
|
||||
int __init pci_direct_probe(void)
|
||||
|
@ -27,6 +27,7 @@
|
||||
#define PCI_CAN_SKIP_ISA_ALIGN 0x8000
|
||||
#define PCI_USE__CRS 0x10000
|
||||
#define PCI_CHECK_ENABLE_AMD_MMCONF 0x20000
|
||||
#define PCI_HAS_IO_ECS 0x40000
|
||||
|
||||
extern unsigned int pci_probe;
|
||||
extern unsigned long pirq_table_addr;
|
||||
|
@ -79,7 +79,6 @@
|
||||
#define X86_FEATURE_REP_GOOD (3*32+16) /* rep microcode works well on this CPU */
|
||||
#define X86_FEATURE_MFENCE_RDTSC (3*32+17) /* Mfence synchronizes RDTSC */
|
||||
#define X86_FEATURE_LFENCE_RDTSC (3*32+18) /* Lfence synchronizes RDTSC */
|
||||
#define X86_FEATURE_PCI_EXT_CFG (3*32+19) /* PCI extended cfg access */
|
||||
|
||||
/* Intel-defined CPU features, CPUID level 0x00000001 (ecx), word 4 */
|
||||
#define X86_FEATURE_XMM3 (4*32+ 0) /* Streaming SIMD Extensions-3 */
|
||||
@ -188,7 +187,6 @@ extern const char * const x86_power_flags[32];
|
||||
#define cpu_has_gbpages boot_cpu_has(X86_FEATURE_GBPAGES)
|
||||
#define cpu_has_arch_perfmon boot_cpu_has(X86_FEATURE_ARCH_PERFMON)
|
||||
#define cpu_has_pat boot_cpu_has(X86_FEATURE_PAT)
|
||||
#define cpu_has_pci_ext_cfg boot_cpu_has(X86_FEATURE_PCI_EXT_CFG)
|
||||
|
||||
#if defined(CONFIG_X86_INVLPG) || defined(CONFIG_X86_64)
|
||||
# define cpu_has_invlpg 1
|
||||
|
Loading…
Reference in New Issue
Block a user