2008-04-09 00:20:43 +08:00
|
|
|
#include <linux/dma-mapping.h>
|
2008-04-09 00:20:51 +08:00
|
|
|
#include <linux/dmar.h>
|
2008-04-09 00:20:54 +08:00
|
|
|
#include <linux/bootmem.h>
|
2008-04-09 00:20:53 +08:00
|
|
|
#include <linux/pci.h>
|
2008-04-09 00:20:51 +08:00
|
|
|
|
2008-04-09 00:20:54 +08:00
|
|
|
#include <asm/proto.h>
|
|
|
|
#include <asm/dma.h>
|
2008-04-09 00:20:51 +08:00
|
|
|
#include <asm/gart.h>
|
|
|
|
#include <asm/calgary.h>
|
2008-04-09 00:20:43 +08:00
|
|
|
|
2008-04-09 00:20:53 +08:00
|
|
|
int forbid_dac __read_mostly;
|
|
|
|
EXPORT_SYMBOL(forbid_dac);
|
|
|
|
|
2008-04-09 00:20:50 +08:00
|
|
|
const struct dma_mapping_ops *dma_ops;
|
|
|
|
EXPORT_SYMBOL(dma_ops);
|
|
|
|
|
2008-04-09 00:20:55 +08:00
|
|
|
int iommu_sac_force __read_mostly = 0;
|
|
|
|
|
2008-04-09 00:20:52 +08:00
|
|
|
#ifdef CONFIG_IOMMU_DEBUG
|
|
|
|
int panic_on_overflow __read_mostly = 1;
|
|
|
|
int force_iommu __read_mostly = 1;
|
|
|
|
#else
|
|
|
|
int panic_on_overflow __read_mostly = 0;
|
|
|
|
int force_iommu __read_mostly = 0;
|
|
|
|
#endif
|
|
|
|
|
2008-04-09 00:20:56 +08:00
|
|
|
int iommu_merge __read_mostly = 0;
|
|
|
|
|
|
|
|
int no_iommu __read_mostly;
|
|
|
|
/* Set this to 1 if there is a HW IOMMU in the system */
|
|
|
|
int iommu_detected __read_mostly = 0;
|
|
|
|
|
|
|
|
/* This tells the BIO block layer to assume merging. Default to off
|
|
|
|
because we cannot guarantee merging later. */
|
|
|
|
int iommu_bio_merge __read_mostly = 0;
|
|
|
|
EXPORT_SYMBOL(iommu_bio_merge);
|
|
|
|
|
|
|
|
|
2008-04-09 00:20:43 +08:00
|
|
|
int dma_set_mask(struct device *dev, u64 mask)
|
|
|
|
{
|
|
|
|
if (!dev->dma_mask || !dma_supported(dev, mask))
|
|
|
|
return -EIO;
|
|
|
|
|
|
|
|
*dev->dma_mask = mask;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
EXPORT_SYMBOL(dma_set_mask);
|
|
|
|
|
2008-04-09 00:20:54 +08:00
|
|
|
#ifdef CONFIG_X86_64
|
|
|
|
static __initdata void *dma32_bootmem_ptr;
|
|
|
|
static unsigned long dma32_bootmem_size __initdata = (128ULL<<20);
|
|
|
|
|
|
|
|
static int __init parse_dma32_size_opt(char *p)
|
|
|
|
{
|
|
|
|
if (!p)
|
|
|
|
return -EINVAL;
|
|
|
|
dma32_bootmem_size = memparse(p, &p);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
early_param("dma32_size", parse_dma32_size_opt);
|
|
|
|
|
|
|
|
void __init dma32_reserve_bootmem(void)
|
|
|
|
{
|
|
|
|
unsigned long size, align;
|
|
|
|
if (end_pfn <= MAX_DMA32_PFN)
|
|
|
|
return;
|
|
|
|
|
|
|
|
align = 64ULL<<20;
|
|
|
|
size = round_up(dma32_bootmem_size, align);
|
|
|
|
dma32_bootmem_ptr = __alloc_bootmem_nopanic(size, align,
|
|
|
|
__pa(MAX_DMA_ADDRESS));
|
|
|
|
if (dma32_bootmem_ptr)
|
|
|
|
dma32_bootmem_size = size;
|
|
|
|
else
|
|
|
|
dma32_bootmem_size = 0;
|
|
|
|
}
|
|
|
|
static void __init dma32_free_bootmem(void)
|
|
|
|
{
|
|
|
|
int node;
|
|
|
|
|
|
|
|
if (end_pfn <= MAX_DMA32_PFN)
|
|
|
|
return;
|
|
|
|
|
|
|
|
if (!dma32_bootmem_ptr)
|
|
|
|
return;
|
|
|
|
|
|
|
|
for_each_online_node(node)
|
|
|
|
free_bootmem_node(NODE_DATA(node), __pa(dma32_bootmem_ptr),
|
|
|
|
dma32_bootmem_size);
|
|
|
|
|
|
|
|
dma32_bootmem_ptr = NULL;
|
|
|
|
dma32_bootmem_size = 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
void __init pci_iommu_alloc(void)
|
|
|
|
{
|
|
|
|
/* free the range so iommu could get some range less than 4G */
|
|
|
|
dma32_free_bootmem();
|
|
|
|
/*
|
|
|
|
* The order of these functions is important for
|
|
|
|
* fall-back/fail-over reasons
|
|
|
|
*/
|
|
|
|
#ifdef CONFIG_GART_IOMMU
|
|
|
|
gart_iommu_hole_init();
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#ifdef CONFIG_CALGARY_IOMMU
|
|
|
|
detect_calgary();
|
|
|
|
#endif
|
|
|
|
|
|
|
|
detect_intel_iommu();
|
|
|
|
|
|
|
|
#ifdef CONFIG_SWIOTLB
|
|
|
|
pci_swiotlb_init();
|
|
|
|
#endif
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2008-04-09 00:20:56 +08:00
|
|
|
/*
|
|
|
|
* See <Documentation/x86_64/boot-options.txt> for the iommu kernel parameter
|
|
|
|
* documentation.
|
|
|
|
*/
|
|
|
|
static __init int iommu_setup(char *p)
|
|
|
|
{
|
|
|
|
iommu_merge = 1;
|
|
|
|
|
|
|
|
if (!p)
|
|
|
|
return -EINVAL;
|
|
|
|
|
|
|
|
while (*p) {
|
|
|
|
if (!strncmp(p, "off", 3))
|
|
|
|
no_iommu = 1;
|
|
|
|
/* gart_parse_options has more force support */
|
|
|
|
if (!strncmp(p, "force", 5))
|
|
|
|
force_iommu = 1;
|
|
|
|
if (!strncmp(p, "noforce", 7)) {
|
|
|
|
iommu_merge = 0;
|
|
|
|
force_iommu = 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (!strncmp(p, "biomerge", 8)) {
|
|
|
|
iommu_bio_merge = 4096;
|
|
|
|
iommu_merge = 1;
|
|
|
|
force_iommu = 1;
|
|
|
|
}
|
|
|
|
if (!strncmp(p, "panic", 5))
|
|
|
|
panic_on_overflow = 1;
|
|
|
|
if (!strncmp(p, "nopanic", 7))
|
|
|
|
panic_on_overflow = 0;
|
|
|
|
if (!strncmp(p, "merge", 5)) {
|
|
|
|
iommu_merge = 1;
|
|
|
|
force_iommu = 1;
|
|
|
|
}
|
|
|
|
if (!strncmp(p, "nomerge", 7))
|
|
|
|
iommu_merge = 0;
|
|
|
|
if (!strncmp(p, "forcesac", 8))
|
|
|
|
iommu_sac_force = 1;
|
|
|
|
if (!strncmp(p, "allowdac", 8))
|
|
|
|
forbid_dac = 0;
|
|
|
|
if (!strncmp(p, "nodac", 5))
|
|
|
|
forbid_dac = -1;
|
|
|
|
if (!strncmp(p, "usedac", 6)) {
|
|
|
|
forbid_dac = -1;
|
|
|
|
return 1;
|
|
|
|
}
|
|
|
|
#ifdef CONFIG_SWIOTLB
|
|
|
|
if (!strncmp(p, "soft", 4))
|
|
|
|
swiotlb = 1;
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#ifdef CONFIG_GART_IOMMU
|
|
|
|
gart_parse_options(p);
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#ifdef CONFIG_CALGARY_IOMMU
|
|
|
|
if (!strncmp(p, "calgary", 7))
|
|
|
|
use_calgary = 1;
|
|
|
|
#endif /* CONFIG_CALGARY_IOMMU */
|
|
|
|
|
|
|
|
p += strcspn(p, ",");
|
|
|
|
if (*p == ',')
|
|
|
|
++p;
|
|
|
|
}
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
early_param("iommu", iommu_setup);
|
|
|
|
|
2008-04-09 00:20:55 +08:00
|
|
|
int dma_supported(struct device *dev, u64 mask)
|
|
|
|
{
|
|
|
|
#ifdef CONFIG_PCI
|
|
|
|
if (mask > 0xffffffff && forbid_dac > 0) {
|
|
|
|
printk(KERN_INFO "PCI: Disallowing DAC for device %s\n",
|
|
|
|
dev->bus_id);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
|
|
|
if (dma_ops->dma_supported)
|
|
|
|
return dma_ops->dma_supported(dev, mask);
|
|
|
|
|
|
|
|
/* Copied from i386. Doesn't make much sense, because it will
|
|
|
|
only work for pci_alloc_coherent.
|
|
|
|
The caller just has to use GFP_DMA in this case. */
|
|
|
|
if (mask < DMA_24BIT_MASK)
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
/* Tell the device to use SAC when IOMMU force is on. This
|
|
|
|
allows the driver to use cheaper accesses in some cases.
|
|
|
|
|
|
|
|
Problem with this is that if we overflow the IOMMU area and
|
|
|
|
return DAC as fallback address the device may not handle it
|
|
|
|
correctly.
|
|
|
|
|
|
|
|
As a special case some controllers have a 39bit address
|
|
|
|
mode that is as efficient as 32bit (aic79xx). Don't force
|
|
|
|
SAC for these. Assume all masks <= 40 bits are of this
|
|
|
|
type. Normally this doesn't make any difference, but gives
|
|
|
|
more gentle handling of IOMMU overflow. */
|
|
|
|
if (iommu_sac_force && (mask >= DMA_40BIT_MASK)) {
|
|
|
|
printk(KERN_INFO "%s: Force SAC with mask %Lx\n",
|
|
|
|
dev->bus_id, mask);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
return 1;
|
|
|
|
}
|
|
|
|
EXPORT_SYMBOL(dma_supported);
|
|
|
|
|
|
|
|
|
2008-04-09 00:20:51 +08:00
|
|
|
static int __init pci_iommu_init(void)
|
|
|
|
{
|
|
|
|
#ifdef CONFIG_CALGARY_IOMMU
|
|
|
|
calgary_iommu_init();
|
|
|
|
#endif
|
|
|
|
|
|
|
|
intel_iommu_init();
|
|
|
|
|
|
|
|
#ifdef CONFIG_GART_IOMMU
|
|
|
|
gart_iommu_init();
|
|
|
|
#endif
|
2008-04-09 00:20:43 +08:00
|
|
|
|
2008-04-09 00:20:51 +08:00
|
|
|
no_iommu_init();
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
void pci_iommu_shutdown(void)
|
|
|
|
{
|
|
|
|
gart_iommu_shutdown();
|
|
|
|
}
|
|
|
|
/* Must execute after PCI subsystem */
|
|
|
|
fs_initcall(pci_iommu_init);
|
2008-04-09 00:20:53 +08:00
|
|
|
|
|
|
|
#ifdef CONFIG_PCI
|
|
|
|
/* Many VIA bridges seem to corrupt data for DAC. Disable it here */
|
|
|
|
|
|
|
|
static __devinit void via_no_dac(struct pci_dev *dev)
|
|
|
|
{
|
|
|
|
if ((dev->class >> 8) == PCI_CLASS_BRIDGE_PCI && forbid_dac == 0) {
|
|
|
|
printk(KERN_INFO "PCI: VIA PCI bridge detected."
|
|
|
|
"Disabling DAC.\n");
|
|
|
|
forbid_dac = 1;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_ANY_ID, via_no_dac);
|
|
|
|
#endif
|